A 9Gb/s AC Coupled Chip-to-Chip Receiver

碩士 === 國立臺灣大學 === 電子工程學研究所 === 99 === Because of technology scaling in CMOS chips, the internal clock frequency becomes faster and faster. However, the off-chip I/O signaling speed has been scaling much more slowly. To design high speed transceiver becomes an important issue. This thesis int...

Full description

Bibliographic Details
Main Authors: Hsien-Chen Chiu, 邱獻徵
Other Authors: 陳中平
Format: Others
Language:en_US
Published: 2010
Online Access:http://ndltd.ncl.edu.tw/handle/70790988460850084834
id ndltd-TW-099NTU05428034
record_format oai_dc
spelling ndltd-TW-099NTU054280342015-10-28T04:11:43Z http://ndltd.ncl.edu.tw/handle/70790988460850084834 A 9Gb/s AC Coupled Chip-to-Chip Receiver 應用於晶片間的9Gb/s電容耦合接收器 Hsien-Chen Chiu 邱獻徵 碩士 國立臺灣大學 電子工程學研究所 99 Because of technology scaling in CMOS chips, the internal clock frequency becomes faster and faster. However, the off-chip I/O signaling speed has been scaling much more slowly. To design high speed transceiver becomes an important issue. This thesis introduces a 9Gb/s AC coupled chip to chip receiver. This receiver includes coupling capacitors, a low swing pulse receiver, and a limiting amplifier. The function of the low swing pulse receiver is to receive pulse signal from the front stage and change the pulse signal into NRZ data. The amplitude of signal from pulse receiver is still too small, so we need to amplify it. In this thesis, a modified Cherry-Hooper amplifier is used as the main amplifier. By simulation and measurement, this receiver can operate in 9Gb/s and consumes only 10.12mW, which achieves the specification of USB 3.0 (4.8Gb/s). Comparing to other works, this receiver has higher operating speed (9Gb/s) and consumes less power (10.12mW). In conclusion, this chip is fabricated in TSMC 90nm CMOS technology. By measurement, this ac coupled receiver can be operated in 9Gb/s though 10cm FR4 microstripe line. The area of this chip is 430×255 um^2. 陳中平 2010 學位論文 ; thesis 42 en_US
collection NDLTD
language en_US
format Others
sources NDLTD
description 碩士 === 國立臺灣大學 === 電子工程學研究所 === 99 === Because of technology scaling in CMOS chips, the internal clock frequency becomes faster and faster. However, the off-chip I/O signaling speed has been scaling much more slowly. To design high speed transceiver becomes an important issue. This thesis introduces a 9Gb/s AC coupled chip to chip receiver. This receiver includes coupling capacitors, a low swing pulse receiver, and a limiting amplifier. The function of the low swing pulse receiver is to receive pulse signal from the front stage and change the pulse signal into NRZ data. The amplitude of signal from pulse receiver is still too small, so we need to amplify it. In this thesis, a modified Cherry-Hooper amplifier is used as the main amplifier. By simulation and measurement, this receiver can operate in 9Gb/s and consumes only 10.12mW, which achieves the specification of USB 3.0 (4.8Gb/s). Comparing to other works, this receiver has higher operating speed (9Gb/s) and consumes less power (10.12mW). In conclusion, this chip is fabricated in TSMC 90nm CMOS technology. By measurement, this ac coupled receiver can be operated in 9Gb/s though 10cm FR4 microstripe line. The area of this chip is 430×255 um^2.
author2 陳中平
author_facet 陳中平
Hsien-Chen Chiu
邱獻徵
author Hsien-Chen Chiu
邱獻徵
spellingShingle Hsien-Chen Chiu
邱獻徵
A 9Gb/s AC Coupled Chip-to-Chip Receiver
author_sort Hsien-Chen Chiu
title A 9Gb/s AC Coupled Chip-to-Chip Receiver
title_short A 9Gb/s AC Coupled Chip-to-Chip Receiver
title_full A 9Gb/s AC Coupled Chip-to-Chip Receiver
title_fullStr A 9Gb/s AC Coupled Chip-to-Chip Receiver
title_full_unstemmed A 9Gb/s AC Coupled Chip-to-Chip Receiver
title_sort 9gb/s ac coupled chip-to-chip receiver
publishDate 2010
url http://ndltd.ncl.edu.tw/handle/70790988460850084834
work_keys_str_mv AT hsienchenchiu a9gbsaccoupledchiptochipreceiver
AT qiūxiànzhēng a9gbsaccoupledchiptochipreceiver
AT hsienchenchiu yīngyòngyújīngpiànjiānde9gbsdiànróngǒuhéjiēshōuqì
AT qiūxiànzhēng yīngyòngyújīngpiànjiānde9gbsdiànróngǒuhéjiēshōuqì
AT hsienchenchiu 9gbsaccoupledchiptochipreceiver
AT qiūxiànzhēng 9gbsaccoupledchiptochipreceiver
_version_ 1718114169007374336