Research and design of parallel architecture processor for elliptic curve cryptography

Based on the analysis of the ECC algorithms processing structure characteristics and parallel schedule on finite field level,a parallel architecture processor model for ECC was proposed which adopting the ILP and DLP.A prototype has been implemented based on the parallel architecture processor model...

Full description

Bibliographic Details
Published in:Tongxin xuebao
Main Authors: YANG Xiao-hui, DAI Zi-bin, LI Miao, ZHANG Yong-fu
Format: Article
Language:Chinese
Published: Editorial Department of Journal on Communications 2011-01-01
Subjects:
Online Access:http://www.joconline.com.cn/thesisDetails?columnId=74418281&Fpath=home&index=0
Description
Summary:Based on the analysis of the ECC algorithms processing structure characteristics and parallel schedule on finite field level,a parallel architecture processor model for ECC was proposed which adopting the ILP and DLP.A prototype has been implemented based on the parallel architecture processor model.And storage structure in the model is also analyzed.The prototype is realized using FPGA,and synthesis,place and route have been accomplished under 0.18μm CMOS technology.The results prove that the proposed parallel architecture processor for ECC can guarantee high flexibility for arbitrary ECC algorithms and can achieve high performance.
ISSN:1000-436X