A 6-bit, 0.2 V to 0.9 V Highly Digital Flash ADC With Comparator Redundancy

A 6-bit highly digital flash ADC is implemented in a 0.18 mum CMOS process. The ADC operates in the subthreshold regime down to 200 mV and employs comparator redundancy and reconfigurability to improve linearity. The low-voltage sampling switch employs voltage boosting, stacking and feedback to redu...

Full description

Bibliographic Details
Main Authors: Daly, Denis C. (Author), Chandrakasan, Anantha P. (Contributor)
Other Authors: Massachusetts Institute of Technology. Microsystems Technology Laboratories (Contributor)
Format: Article
Language:English
Published: Institute of Electrical and Electronics Engineers, 2010-03-11T14:32:46Z.
Subjects:
Online Access:Get fulltext