A Low-Power High-Speed Sense-Amplifier-Based Flip-Flop in 55 nm MTCMOS
In this paper, a sense-amplifier-based flip-flop (SAFF) suitable for low-power high-speed operation is proposed. With the employment of a new sense-amplifier stage as well as a new single-ended latch stage, the power and delay of the flip-flop is greatly reduced. A conditional cut-off strategy is ap...
Main Authors: | Heng You, Jia Yuan, Weidi Tang, Zenghui Yu, Shushan Qiao |
---|---|
Format: | Article |
Language: | English |
Published: |
MDPI AG
2020-05-01
|
Series: | Electronics |
Subjects: | |
Online Access: | https://www.mdpi.com/2079-9292/9/5/802 |
Similar Items
-
Design of Current Mode MTCMOS Sense Amplifier with Low Power and High Speed
by: Luqman Sufer Ali, et al.
Published: (2016-10-01) -
COMPARATIVE ANALYSIS OF PULSE TRIGGERED FLIP FLOP DESIGN FOR LOW POWER CONSUMPTION
by: S. Bhuvaneshwari, et al.
Published: (2018-07-01) -
Design of Current Mode MTCMOS Sense Amplifier with Low Power and High Speed
by: Luqman S. Ali, et al.
Published: (2016-06-01) -
A ROBUST FLIP-FLOP FOR INDUSTRIAL APPLICATIONS
by: R. Vinoth, et al.
Published: (2016-04-01) -
Switched Flip-Flop based Preprocessing Circuit for ISFETs
by: Martin Kollár
Published: (2005-03-01)