Design Options for Current Limit and Power Limit Circuit Protections for LDOs

This paper presents novel circuitry for protection of the power transistor in LDOs with adjustable output voltage implemented in BJT technologies. First, an improvement is proposed to a current limit circuit reported previously, that significantly reduces the variation of the value the output curr...

Full description

Bibliographic Details
Main Authors: PLESA, C.-S., DIMITRIU, B., NEAG, M.
Format: Article
Language:English
Published: Stefan cel Mare University of Suceava 2019-02-01
Series:Advances in Electrical and Computer Engineering
Subjects:
Online Access:http://dx.doi.org/10.4316/AECE.2019.01008
id doaj-6976668c9efb406585fea236681796b1
record_format Article
spelling doaj-6976668c9efb406585fea236681796b12020-11-24T21:42:21ZengStefan cel Mare University of SuceavaAdvances in Electrical and Computer Engineering1582-74451844-76002019-02-01191576210.4316/AECE.2019.01008Design Options for Current Limit and Power Limit Circuit Protections for LDOsPLESA, C.-S.DIMITRIU, B.NEAG, M.This paper presents novel circuitry for protection of the power transistor in LDOs with adjustable output voltage implemented in BJT technologies. First, an improvement is proposed to a current limit circuit reported previously, that significantly reduces the variation of the value the output current is limited to, caused by setting the output voltage to different values. Next, two circuits for ensuring that the power transistor operates within its safe operating area are introduced; they are based on the proposed current limit circuit, but its activation point is no longer proportional to the output current but to the sum of the output current and a current proportional to the voltage drop across the power transistor. Finally, a circuit that monitors and limits the power dissipated is described; it also employs the proposed current limit circuit but this time the activation point is proportional to the product of the output current and the voltage drop across the power transistor. Three LDOs that employ the three types of protections proposed here are then compared, considering the power dissipated by the power transistor and the resulting maximum die temperature.http://dx.doi.org/10.4316/AECE.2019.01008current limiterspower dissipationpower system protectionshort-circuit currentsthermal analysis
collection DOAJ
language English
format Article
sources DOAJ
author PLESA, C.-S.
DIMITRIU, B.
NEAG, M.
spellingShingle PLESA, C.-S.
DIMITRIU, B.
NEAG, M.
Design Options for Current Limit and Power Limit Circuit Protections for LDOs
Advances in Electrical and Computer Engineering
current limiters
power dissipation
power system protection
short-circuit currents
thermal analysis
author_facet PLESA, C.-S.
DIMITRIU, B.
NEAG, M.
author_sort PLESA, C.-S.
title Design Options for Current Limit and Power Limit Circuit Protections for LDOs
title_short Design Options for Current Limit and Power Limit Circuit Protections for LDOs
title_full Design Options for Current Limit and Power Limit Circuit Protections for LDOs
title_fullStr Design Options for Current Limit and Power Limit Circuit Protections for LDOs
title_full_unstemmed Design Options for Current Limit and Power Limit Circuit Protections for LDOs
title_sort design options for current limit and power limit circuit protections for ldos
publisher Stefan cel Mare University of Suceava
series Advances in Electrical and Computer Engineering
issn 1582-7445
1844-7600
publishDate 2019-02-01
description This paper presents novel circuitry for protection of the power transistor in LDOs with adjustable output voltage implemented in BJT technologies. First, an improvement is proposed to a current limit circuit reported previously, that significantly reduces the variation of the value the output current is limited to, caused by setting the output voltage to different values. Next, two circuits for ensuring that the power transistor operates within its safe operating area are introduced; they are based on the proposed current limit circuit, but its activation point is no longer proportional to the output current but to the sum of the output current and a current proportional to the voltage drop across the power transistor. Finally, a circuit that monitors and limits the power dissipated is described; it also employs the proposed current limit circuit but this time the activation point is proportional to the product of the output current and the voltage drop across the power transistor. Three LDOs that employ the three types of protections proposed here are then compared, considering the power dissipated by the power transistor and the resulting maximum die temperature.
topic current limiters
power dissipation
power system protection
short-circuit currents
thermal analysis
url http://dx.doi.org/10.4316/AECE.2019.01008
work_keys_str_mv AT plesacs designoptionsforcurrentlimitandpowerlimitcircuitprotectionsforldos
AT dimitriub designoptionsforcurrentlimitandpowerlimitcircuitprotectionsforldos
AT neagm designoptionsforcurrentlimitandpowerlimitcircuitprotectionsforldos
_version_ 1725917487394979840