Reduced Hardware NOrec: A Safe and Scalable Hybrid Transactional Memory
Because of hardware TM limitations, software fallbacks are the only way to make TM algorithms guarantee progress. Nevertheless, all known software fallbacks to date, from simple locks to sophisticated versions of the NOrec Hybrid TM algorithm, have either limited scalability or weakened semantics. W...
Main Authors: | Matveev, Alexander (Contributor), Shavit, Nir N. (Contributor) |
---|---|
Other Authors: | Massachusetts Institute of Technology. Computer Science and Artificial Intelligence Laboratory (Contributor), Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science (Contributor) |
Format: | Article |
Language: | English |
Published: |
Association for Computing Machinery (ACM),
2016-02-02T02:50:20Z.
|
Subjects: | |
Online Access: | Get fulltext |
Similar Items
-
Reduced hardware transactions: a new approach to hybrid transactional memory
by: Matveev, Alexander, et al.
Published: (2014) -
ThreadScan: Automatic and Scalable Memory Reclamation
by: Alistarh, Dan, et al.
Published: (2017) -
Inherent limitations of hybrid transactional memory
by: Alistarh, Dan, et al.
Published: (2018) -
Scalable hardware memory disambiguation
by: Sethumadhavan, Lakshminarasimhan, 1978-
Published: (2008) -
NOREC4DNA: using near-optimal rateless erasure codes for DNA storage
by: Peter Michael Schwarz, et al.
Published: (2021-08-01)