Design and Considerations of an ALU in Java Chip

碩士 === 中原大學 === 資訊工程研究所 === 86 === In this thesis, we describe the design and implementation of an ALU (Arithmetic and Logic Unit) for Java Chip. ALU of Java chip can execute the functions of plus,minus, multiply, divide, one''s complement, two''s complement, shift, data type tr...

Full description

Bibliographic Details
Main Authors: Lee Tzu-Fang, 李子芳
Other Authors: Yen-Teh Hsia
Format: Others
Language:zh-TW
Published: 1998
Online Access:http://ndltd.ncl.edu.tw/handle/54436717273004103552
id ndltd-TW-086CYCU0392008
record_format oai_dc
spelling ndltd-TW-086CYCU03920082016-01-22T04:17:08Z http://ndltd.ncl.edu.tw/handle/54436717273004103552 Design and Considerations of an ALU in Java Chip 爪哇晶片之算術邏輯單元的設計與考慮 Lee Tzu-Fang 李子芳 碩士 中原大學 資訊工程研究所 86 In this thesis, we describe the design and implementation of an ALU (Arithmetic and Logic Unit) for Java Chip. ALU of Java chip can execute the functions of plus,minus, multiply, divide, one''s complement, two''s complement, shift, data type transfer, logic operation, and flags set operations. In this thesis, ALU of Java chip include adder / subtracter, shifter, logic unit, multiplier, divider and decoder. Beside the design and implementation of the ALU functions, design verification are also iscussed in this thesis. All of these logic circuits are described in Verilog program, compiled by synthesis tool of Synopsys and get a complete circuit description. The design of ALU is verified by the Verilog simulation program, it can prove the correction of the design and implementation. Yen-Teh Hsia Ray-Liang Ma 夏延德 馬瑞良 1998 學位論文 ; thesis 0 zh-TW
collection NDLTD
language zh-TW
format Others
sources NDLTD
description 碩士 === 中原大學 === 資訊工程研究所 === 86 === In this thesis, we describe the design and implementation of an ALU (Arithmetic and Logic Unit) for Java Chip. ALU of Java chip can execute the functions of plus,minus, multiply, divide, one''s complement, two''s complement, shift, data type transfer, logic operation, and flags set operations. In this thesis, ALU of Java chip include adder / subtracter, shifter, logic unit, multiplier, divider and decoder. Beside the design and implementation of the ALU functions, design verification are also iscussed in this thesis. All of these logic circuits are described in Verilog program, compiled by synthesis tool of Synopsys and get a complete circuit description. The design of ALU is verified by the Verilog simulation program, it can prove the correction of the design and implementation.
author2 Yen-Teh Hsia
author_facet Yen-Teh Hsia
Lee Tzu-Fang
李子芳
author Lee Tzu-Fang
李子芳
spellingShingle Lee Tzu-Fang
李子芳
Design and Considerations of an ALU in Java Chip
author_sort Lee Tzu-Fang
title Design and Considerations of an ALU in Java Chip
title_short Design and Considerations of an ALU in Java Chip
title_full Design and Considerations of an ALU in Java Chip
title_fullStr Design and Considerations of an ALU in Java Chip
title_full_unstemmed Design and Considerations of an ALU in Java Chip
title_sort design and considerations of an alu in java chip
publishDate 1998
url http://ndltd.ncl.edu.tw/handle/54436717273004103552
work_keys_str_mv AT leetzufang designandconsiderationsofanaluinjavachip
AT lǐzifāng designandconsiderationsofanaluinjavachip
AT leetzufang zhǎowajīngpiànzhīsuànshùluójídānyuándeshèjìyǔkǎolǜ
AT lǐzifāng zhǎowajīngpiànzhīsuànshùluójídānyuándeshèjìyǔkǎolǜ
_version_ 1718161495891640320