Prototype of Design System for 8-bit RISC Microcontroller

碩士 === 國立中正大學 === 電機工程研究所 === 88 === This paper describes an automatic microcontroller design system, which can produce the most simplified microcontroller-architecture according to application program, and reduce the designing time caused by artificial oversight at the same time. Moreover, automati...

Full description

Bibliographic Details
Main Authors: Chien-Chung Chen, 陳建中
Other Authors: Yuan-Sun Chu
Format: Others
Language:zh-TW
Published: 2000
Online Access:http://ndltd.ncl.edu.tw/handle/95995410039220714599
id ndltd-TW-088CCU00442034
record_format oai_dc
spelling ndltd-TW-088CCU004420342015-10-13T11:50:28Z http://ndltd.ncl.edu.tw/handle/95995410039220714599 Prototype of Design System for 8-bit RISC Microcontroller 8-bitRISC微控制器設計系統之雛型製作 Chien-Chung Chen 陳建中 碩士 國立中正大學 電機工程研究所 88 This paper describes an automatic microcontroller design system, which can produce the most simplified microcontroller-architecture according to application program, and reduce the designing time caused by artificial oversight at the same time. Moreover, automatic microcontroller design system can cut down the cost of research and design. In the beginning, the microcontroller-architecture based on ADL (Architecture Description Language) and CBDL (Component Behavior Description Language) are described. Then, the ADL and CBDL will be translated RTL Verilog code based on a translator, which is developed in this thesis. The RTL Verilog code of an 8-bit RISC microcontroller will be verified and implemented by a FPGA and ASIC. Due to the incompletion of definition of ADL and CBDL, moduling microcontroller design system based on Verilog will be proposed. This method can reduce the developed the difficult of translator. The moduling microcontroller design system produces the most simplified microcontroller-architecture implemented by RTL Verilog which can be adapted the application specific program. Then, it can be easy to proceed to the design flow of ASIC Cell-Based. Yuan-Sun Chu 朱元三 2000 學位論文 ; thesis 53 zh-TW
collection NDLTD
language zh-TW
format Others
sources NDLTD
description 碩士 === 國立中正大學 === 電機工程研究所 === 88 === This paper describes an automatic microcontroller design system, which can produce the most simplified microcontroller-architecture according to application program, and reduce the designing time caused by artificial oversight at the same time. Moreover, automatic microcontroller design system can cut down the cost of research and design. In the beginning, the microcontroller-architecture based on ADL (Architecture Description Language) and CBDL (Component Behavior Description Language) are described. Then, the ADL and CBDL will be translated RTL Verilog code based on a translator, which is developed in this thesis. The RTL Verilog code of an 8-bit RISC microcontroller will be verified and implemented by a FPGA and ASIC. Due to the incompletion of definition of ADL and CBDL, moduling microcontroller design system based on Verilog will be proposed. This method can reduce the developed the difficult of translator. The moduling microcontroller design system produces the most simplified microcontroller-architecture implemented by RTL Verilog which can be adapted the application specific program. Then, it can be easy to proceed to the design flow of ASIC Cell-Based.
author2 Yuan-Sun Chu
author_facet Yuan-Sun Chu
Chien-Chung Chen
陳建中
author Chien-Chung Chen
陳建中
spellingShingle Chien-Chung Chen
陳建中
Prototype of Design System for 8-bit RISC Microcontroller
author_sort Chien-Chung Chen
title Prototype of Design System for 8-bit RISC Microcontroller
title_short Prototype of Design System for 8-bit RISC Microcontroller
title_full Prototype of Design System for 8-bit RISC Microcontroller
title_fullStr Prototype of Design System for 8-bit RISC Microcontroller
title_full_unstemmed Prototype of Design System for 8-bit RISC Microcontroller
title_sort prototype of design system for 8-bit risc microcontroller
publishDate 2000
url http://ndltd.ncl.edu.tw/handle/95995410039220714599
work_keys_str_mv AT chienchungchen prototypeofdesignsystemfor8bitriscmicrocontroller
AT chénjiànzhōng prototypeofdesignsystemfor8bitriscmicrocontroller
AT chienchungchen 8bitriscwēikòngzhìqìshèjìxìtǒngzhīchúxíngzhìzuò
AT chénjiànzhōng 8bitriscwēikòngzhìqìshèjìxìtǒngzhīchúxíngzhìzuò
_version_ 1716849143538778112