High Efficient NTSS-Based Parallel Architecture Design for Motion Estimation in H.264

碩士 === 國立東華大學 === 電機工程學系 === 96 === H.264 is a new international video coding standard. Many novel techniques are adopted in motion estimation of H.264. It basically includes the motion vector at quarter pixel resolution with variable block sizes and multiple reference frames. With these attractive...

Full description

Bibliographic Details
Main Authors: Jau-Jiun Huang, 黃兆均
Other Authors: Chun-Lung Hsu
Format: Others
Language:zh-TW
Published: 2008
Online Access:http://ndltd.ncl.edu.tw/handle/gr4yzd
id ndltd-TW-096NDHU5442008
record_format oai_dc
spelling ndltd-TW-096NDHU54420082019-05-15T19:39:21Z http://ndltd.ncl.edu.tw/handle/gr4yzd High Efficient NTSS-Based Parallel Architecture Design for Motion Estimation in H.264 H.264移動估測單元之高效率新三步並行架構設計 Jau-Jiun Huang 黃兆均 碩士 國立東華大學 電機工程學系 96 H.264 is a new international video coding standard. Many novel techniques are adopted in motion estimation of H.264. It basically includes the motion vector at quarter pixel resolution with variable block sizes and multiple reference frames. With these attractive characteristics, it can achieve more accurate prediction and higher compression efficiency. However, because of these characteristics, the complexity and computation load of motion estimation increase greatly in H.264. This thesis proposes a parallel architecture design for motion estimation (ME) by using the new three step search (NTSS) block-matching algorithm. The proposed NTSS-based parallel architecture adopts the partition technique to separate the encoded frame into two parts for operating. By using the partition technique, the search time of the proposed NTSS-based parallel architecture can be reduced more than 1/2 times. In other words, the proposed NTSS-base parallel architecture design produces efficient solution for real-time ME required in video application with high speed requirement. Experimental results show that the proposed architecture is the best tradeoff in terms of hardware area overhead and speed among the all-existing previous works. Also, the proposed architecture design can be used for various video applications from low bit-rate video to HDTV system. Chun-Lung Hsu 許鈞瓏 2008 學位論文 ; thesis 65 zh-TW
collection NDLTD
language zh-TW
format Others
sources NDLTD
description 碩士 === 國立東華大學 === 電機工程學系 === 96 === H.264 is a new international video coding standard. Many novel techniques are adopted in motion estimation of H.264. It basically includes the motion vector at quarter pixel resolution with variable block sizes and multiple reference frames. With these attractive characteristics, it can achieve more accurate prediction and higher compression efficiency. However, because of these characteristics, the complexity and computation load of motion estimation increase greatly in H.264. This thesis proposes a parallel architecture design for motion estimation (ME) by using the new three step search (NTSS) block-matching algorithm. The proposed NTSS-based parallel architecture adopts the partition technique to separate the encoded frame into two parts for operating. By using the partition technique, the search time of the proposed NTSS-based parallel architecture can be reduced more than 1/2 times. In other words, the proposed NTSS-base parallel architecture design produces efficient solution for real-time ME required in video application with high speed requirement. Experimental results show that the proposed architecture is the best tradeoff in terms of hardware area overhead and speed among the all-existing previous works. Also, the proposed architecture design can be used for various video applications from low bit-rate video to HDTV system.
author2 Chun-Lung Hsu
author_facet Chun-Lung Hsu
Jau-Jiun Huang
黃兆均
author Jau-Jiun Huang
黃兆均
spellingShingle Jau-Jiun Huang
黃兆均
High Efficient NTSS-Based Parallel Architecture Design for Motion Estimation in H.264
author_sort Jau-Jiun Huang
title High Efficient NTSS-Based Parallel Architecture Design for Motion Estimation in H.264
title_short High Efficient NTSS-Based Parallel Architecture Design for Motion Estimation in H.264
title_full High Efficient NTSS-Based Parallel Architecture Design for Motion Estimation in H.264
title_fullStr High Efficient NTSS-Based Parallel Architecture Design for Motion Estimation in H.264
title_full_unstemmed High Efficient NTSS-Based Parallel Architecture Design for Motion Estimation in H.264
title_sort high efficient ntss-based parallel architecture design for motion estimation in h.264
publishDate 2008
url http://ndltd.ncl.edu.tw/handle/gr4yzd
work_keys_str_mv AT jaujiunhuang highefficientntssbasedparallelarchitecturedesignformotionestimationinh264
AT huángzhàojūn highefficientntssbasedparallelarchitecturedesignformotionestimationinh264
AT jaujiunhuang h264yídònggūcèdānyuánzhīgāoxiàolǜxīnsānbùbìngxíngjiàgòushèjì
AT huángzhàojūn h264yídònggūcèdānyuánzhīgāoxiàolǜxīnsānbùbìngxíngjiàgòushèjì
_version_ 1719093582288125952