Resilient SRAM Design Techniques for Nanometer CMOS Technology
博士 === 國立清華大學 === 電機工程學系 === 97 === Embedded static random access memory (SRAM) in advanced nanometer complementary metal-oxide-semiconductor (CMOS) technology for microprocessor, application-specific integrated circuit (ASIC), and system-on-chip (SoC) has been encountering yield crisis due to incre...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | en_US |
Published: |
2009
|
Online Access: | http://ndltd.ncl.edu.tw/handle/79696327667456149424 |
id |
ndltd-TW-097NTHU5442043 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-097NTHU54420432015-10-13T14:52:52Z http://ndltd.ncl.edu.tw/handle/79696327667456149424 Resilient SRAM Design Techniques for Nanometer CMOS Technology 奈米級互補金屬氧化半導體製程下之強健的靜態隨機存取記憶體設計技術 Lai, Ya-Chun 賴亞群 博士 國立清華大學 電機工程學系 97 Embedded static random access memory (SRAM) in advanced nanometer complementary metal-oxide-semiconductor (CMOS) technology for microprocessor, application-specific integrated circuit (ASIC), and system-on-chip (SoC) has been encountering yield crisis due to increased die-to-die and within-die threshold voltage (Vt) variations, which may deteriorate DC electrical parameters such as static noise margin (SNM) and write margin. Moreover, prominent leakage currents incur more static power consumption and degrade signal integrity. For example, decreased on-current to off-current ratio owing to excessive bit-line leakage may result in sensing failure, i.e., incorrect read operation. Recently, numerous circuit design techniques have been proposed to expand operating margin of bit cells so as to diminish read and write failures. However, circuit design techniques to cope with sensing failure are still insufficient. Therefore, we developed some techniques to deal with sensing failure. X-calibration scheme aims at addressing the bit-line leakage problem. BIST-assisted timing-tracking (BATT) scheme provides robust timing control to alleviate sensing failure caused by latch-type sense amplifiers. Automatic-power-down (APD) sense amplifier avoids sensing failure and suppresses extravagant static power consumption for conventional current-mirror sense amplifiers. Furthermore, the on-chip self-VDD-tuning scheme not only automatically tunes the supply voltage of an SRAM macro to the minimum value but also tolerates temperature variation. Measurement results from fabricated chips demonstrate that the SRAM macro adopting X-calibration scheme can cope with up to 320μA bit-line leakage (4.18 times larger than the baseline SRAM macro) and that BATT scheme can warrant correct functionality of the SRAM design under some injected variations. Additionally, simulation results of a 64Kb SRAM design using the APD sense amplifier in a 22-nm predictive technology model (PTM) show that power reduction of 28%-87% over the traditional current-mirror sense amplifier is achievable. Simulation results in a 0.18-μm CMOS process show that a 64Kb SRAM macro employing the self-VDD-tuning scheme with speed margining can tolerate temperature variation up to 125℃. Measurement results from a test chip in a 0.18-μm CMOS process confirm that an 8Kb SRAM macro can achieve 40% power reduction at 150MHz by means of the resilient self-VDD-tuning scheme. Consequently, incorporating our techniques with the previously reported read/write assist techniques can provide a robust SRAM design against process, voltage, and temperature (PVT) variations, thus improving SRAM yield. Huang, Shi-Yu 黃錫瑜 2009 學位論文 ; thesis 107 en_US |
collection |
NDLTD |
language |
en_US |
format |
Others
|
sources |
NDLTD |
description |
博士 === 國立清華大學 === 電機工程學系 === 97 === Embedded static random access memory (SRAM) in advanced nanometer complementary metal-oxide-semiconductor (CMOS) technology for microprocessor, application-specific integrated circuit (ASIC), and system-on-chip (SoC) has been encountering yield crisis due to increased die-to-die and within-die threshold voltage (Vt) variations, which may deteriorate DC electrical parameters such as static noise margin (SNM) and write margin. Moreover, prominent leakage currents incur more static power consumption and degrade signal integrity. For example, decreased on-current to off-current ratio owing to excessive bit-line leakage may result in sensing failure, i.e., incorrect read operation. Recently, numerous circuit design techniques have been proposed to expand operating margin of bit cells so as to diminish read and write failures. However, circuit design techniques to cope with sensing failure are still insufficient. Therefore, we developed some techniques to deal with sensing failure. X-calibration scheme aims at addressing the bit-line leakage problem. BIST-assisted timing-tracking (BATT) scheme provides robust timing control to alleviate sensing failure caused by latch-type sense amplifiers. Automatic-power-down (APD) sense amplifier avoids sensing failure and suppresses extravagant static power consumption for conventional current-mirror sense amplifiers. Furthermore, the on-chip self-VDD-tuning scheme not only automatically tunes the supply voltage of an SRAM macro to the minimum value but also tolerates temperature variation.
Measurement results from fabricated chips demonstrate that the SRAM macro adopting X-calibration scheme can cope with up to 320μA bit-line leakage (4.18 times larger than the baseline SRAM macro) and that BATT scheme can warrant correct functionality of the SRAM design under some injected variations. Additionally, simulation results of a 64Kb SRAM design using the APD sense amplifier in a 22-nm predictive technology model (PTM) show that power reduction of 28%-87% over the traditional current-mirror sense amplifier is achievable. Simulation results in a 0.18-μm CMOS process show that a 64Kb SRAM macro employing the self-VDD-tuning scheme with speed margining can tolerate temperature variation up to 125℃. Measurement results from a test chip in a 0.18-μm CMOS process confirm that an 8Kb SRAM macro can achieve 40% power reduction at 150MHz by means of the resilient self-VDD-tuning scheme. Consequently, incorporating our techniques with the previously reported read/write assist techniques can provide a robust SRAM design against process, voltage, and temperature (PVT) variations, thus improving SRAM yield.
|
author2 |
Huang, Shi-Yu |
author_facet |
Huang, Shi-Yu Lai, Ya-Chun 賴亞群 |
author |
Lai, Ya-Chun 賴亞群 |
spellingShingle |
Lai, Ya-Chun 賴亞群 Resilient SRAM Design Techniques for Nanometer CMOS Technology |
author_sort |
Lai, Ya-Chun |
title |
Resilient SRAM Design Techniques for Nanometer CMOS Technology |
title_short |
Resilient SRAM Design Techniques for Nanometer CMOS Technology |
title_full |
Resilient SRAM Design Techniques for Nanometer CMOS Technology |
title_fullStr |
Resilient SRAM Design Techniques for Nanometer CMOS Technology |
title_full_unstemmed |
Resilient SRAM Design Techniques for Nanometer CMOS Technology |
title_sort |
resilient sram design techniques for nanometer cmos technology |
publishDate |
2009 |
url |
http://ndltd.ncl.edu.tw/handle/79696327667456149424 |
work_keys_str_mv |
AT laiyachun resilientsramdesigntechniquesfornanometercmostechnology AT làiyàqún resilientsramdesigntechniquesfornanometercmostechnology AT laiyachun nàimǐjíhùbǔjīnshǔyǎnghuàbàndǎotǐzhìchéngxiàzhīqiángjiàndejìngtàisuíjīcúnqǔjìyìtǐshèjìjìshù AT làiyàqún nàimǐjíhùbǔjīnshǔyǎnghuàbàndǎotǐzhìchéngxiàzhīqiángjiàndejìngtàisuíjīcúnqǔjìyìtǐshèjìjìshù |
_version_ |
1717760133760548864 |