DESIGN OF ALL DIGITAL PHASE-LOCKED LOOP CIRCUITS

碩士 === 大同大學 === 電機工程學系(所) === 97 === A phase-locked loop (PLL) is a widely used circuit in modern radio communication systems. Traditionally, a PLL is made as an analog building block. However, integrating an analog PLL in a digital noisy systems-on-a -chip (SoC) environment is challenging. In addit...

Full description

Bibliographic Details
Main Authors: Sheng-Feng Hsu, 徐聖峰
Other Authors: Yaw-Fu Jan
Format: Others
Language:zh-TW
Published: 2008
Online Access:http://ndltd.ncl.edu.tw/handle/48811008021719126435
id ndltd-TW-097TTU05442002
record_format oai_dc
spelling ndltd-TW-097TTU054420022015-10-13T14:49:19Z http://ndltd.ncl.edu.tw/handle/48811008021719126435 DESIGN OF ALL DIGITAL PHASE-LOCKED LOOP CIRCUITS 全數位鎖相迴路設計 Sheng-Feng Hsu 徐聖峰 碩士 大同大學 電機工程學系(所) 97 A phase-locked loop (PLL) is a widely used circuit in modern radio communication systems. Traditionally, a PLL is made as an analog building block. However, integrating an analog PLL in a digital noisy systems-on-a -chip (SoC) environment is challenging. In addition, the analog PLL is sensitive to process parameters. It is too hard to use the same analog PLL design in different process. On the other hand, The ADPLL has no off-chip components. it is made from standard cells found in most digital standard cell libraries. Therefore, The ADPLL has the higher immunity for supply noise, and temperature variation, and process. In this thesis, The ADPLL consists of a digital phase frequency detector, a digital loop filter, a digital controlled ring oscillator and frequency divider. This thesis proposed a new architecture of Time-to-Digital converter to get digital phase error. The simulation results show that when reference clock is 20 MHz. The locking time is 6.674us (simulation). Working frequency ranges for this ADPLL is about 152~581MHz. The ADPLL are developed by VHDL (VHSIC Hardware Description Language), and they are simulated with Xilinx Spartan3E XC3S1600E-5FG320 FPGA by ModelSim 6.1i and Xilinx ISE 8.2i to justify the feasibility of the proposed ADPLL . Yaw-Fu Jan 詹耀福 2008 學位論文 ; thesis 67 zh-TW
collection NDLTD
language zh-TW
format Others
sources NDLTD
description 碩士 === 大同大學 === 電機工程學系(所) === 97 === A phase-locked loop (PLL) is a widely used circuit in modern radio communication systems. Traditionally, a PLL is made as an analog building block. However, integrating an analog PLL in a digital noisy systems-on-a -chip (SoC) environment is challenging. In addition, the analog PLL is sensitive to process parameters. It is too hard to use the same analog PLL design in different process. On the other hand, The ADPLL has no off-chip components. it is made from standard cells found in most digital standard cell libraries. Therefore, The ADPLL has the higher immunity for supply noise, and temperature variation, and process. In this thesis, The ADPLL consists of a digital phase frequency detector, a digital loop filter, a digital controlled ring oscillator and frequency divider. This thesis proposed a new architecture of Time-to-Digital converter to get digital phase error. The simulation results show that when reference clock is 20 MHz. The locking time is 6.674us (simulation). Working frequency ranges for this ADPLL is about 152~581MHz. The ADPLL are developed by VHDL (VHSIC Hardware Description Language), and they are simulated with Xilinx Spartan3E XC3S1600E-5FG320 FPGA by ModelSim 6.1i and Xilinx ISE 8.2i to justify the feasibility of the proposed ADPLL .
author2 Yaw-Fu Jan
author_facet Yaw-Fu Jan
Sheng-Feng Hsu
徐聖峰
author Sheng-Feng Hsu
徐聖峰
spellingShingle Sheng-Feng Hsu
徐聖峰
DESIGN OF ALL DIGITAL PHASE-LOCKED LOOP CIRCUITS
author_sort Sheng-Feng Hsu
title DESIGN OF ALL DIGITAL PHASE-LOCKED LOOP CIRCUITS
title_short DESIGN OF ALL DIGITAL PHASE-LOCKED LOOP CIRCUITS
title_full DESIGN OF ALL DIGITAL PHASE-LOCKED LOOP CIRCUITS
title_fullStr DESIGN OF ALL DIGITAL PHASE-LOCKED LOOP CIRCUITS
title_full_unstemmed DESIGN OF ALL DIGITAL PHASE-LOCKED LOOP CIRCUITS
title_sort design of all digital phase-locked loop circuits
publishDate 2008
url http://ndltd.ncl.edu.tw/handle/48811008021719126435
work_keys_str_mv AT shengfenghsu designofalldigitalphaselockedloopcircuits
AT xúshèngfēng designofalldigitalphaselockedloopcircuits
AT shengfenghsu quánshùwèisuǒxiānghuílùshèjì
AT xúshèngfēng quánshùwèisuǒxiānghuílùshèjì
_version_ 1717757959920943104