Design and Implementation of Wide-Range Multi-phase Delay-Locked Loop

碩士 === 華梵大學 === 電子工程學系碩士班 === 101 === Delay locked loop commonly used in the phase snchronization, Frequency multiplier and multi-phase generation. Compared to the phase locked loop .The advantages are small size,lock speed, can produce multi-phase bound stable. However delay locked loop limited har...

Full description

Bibliographic Details
Main Authors: HONG-JIE GUO, 郭鴻傑
Other Authors: Chi-Nan Chuang
Format: Others
Language:zh-TW
Published: 2013
Online Access:http://ndltd.ncl.edu.tw/handle/97448936174539072818
id ndltd-TW-101HCHT0428012
record_format oai_dc
spelling ndltd-TW-101HCHT04280122015-10-13T22:18:22Z http://ndltd.ncl.edu.tw/handle/97448936174539072818 Design and Implementation of Wide-Range Multi-phase Delay-Locked Loop 寬範圍操作多相位延遲鎖相迴路 設計與實作 HONG-JIE GUO 郭鴻傑 碩士 華梵大學 電子工程學系碩士班 101 Delay locked loop commonly used in the phase snchronization, Frequency multiplier and multi-phase generation. Compared to the phase locked loop .The advantages are small size,lock speed, can produce multi-phase bound stable. However delay locked loop limited harmonic lock,false lock problems and limited range of voltage controlled delay lines,restrict the range of the input signal operation. In this thesis proposes a new voltage-controlled delay line, change the traditional architecture,Enhance the operational range of the input signal. Traditional simple Voltage-Controlled Delay Line(vcdl) from the inverter variable and capacitors, if you have using wide rang operating , you need to use switching variable capacitance, wide rang operating can be achieve ,However if using duty cycle to phase delay cell(DTP) Composition Voltage-Controlled Delay Line, Be able to resolve Traditional architecture using variable capacitance, Reduce phase errors caused by the delay In delay locked loop based on the design of a 360 phase voltage control delay Line, Eight voltage control lines, replacing traditional single control line voltage.In addition to eight by the input signal through the circuit generates eight phases as eight loop input signal and reduce multi-stage delay units cascaded noise caused by accumulation, increased jitter and phase mismatch problems. In this thesis, using TSMC 0.18um 1P6M 1.8V CMOS made implementation. Chip size 1.2*1.2mm2, the reference frequency 22~625MHz,, the output frequency of 22~625MHz, Output phase is eight phase ,the power consumption is 100mW. Chi-Nan Chuang 莊基男 2013 學位論文 ; thesis 72 zh-TW
collection NDLTD
language zh-TW
format Others
sources NDLTD
description 碩士 === 華梵大學 === 電子工程學系碩士班 === 101 === Delay locked loop commonly used in the phase snchronization, Frequency multiplier and multi-phase generation. Compared to the phase locked loop .The advantages are small size,lock speed, can produce multi-phase bound stable. However delay locked loop limited harmonic lock,false lock problems and limited range of voltage controlled delay lines,restrict the range of the input signal operation. In this thesis proposes a new voltage-controlled delay line, change the traditional architecture,Enhance the operational range of the input signal. Traditional simple Voltage-Controlled Delay Line(vcdl) from the inverter variable and capacitors, if you have using wide rang operating , you need to use switching variable capacitance, wide rang operating can be achieve ,However if using duty cycle to phase delay cell(DTP) Composition Voltage-Controlled Delay Line, Be able to resolve Traditional architecture using variable capacitance, Reduce phase errors caused by the delay In delay locked loop based on the design of a 360 phase voltage control delay Line, Eight voltage control lines, replacing traditional single control line voltage.In addition to eight by the input signal through the circuit generates eight phases as eight loop input signal and reduce multi-stage delay units cascaded noise caused by accumulation, increased jitter and phase mismatch problems. In this thesis, using TSMC 0.18um 1P6M 1.8V CMOS made implementation. Chip size 1.2*1.2mm2, the reference frequency 22~625MHz,, the output frequency of 22~625MHz, Output phase is eight phase ,the power consumption is 100mW.
author2 Chi-Nan Chuang
author_facet Chi-Nan Chuang
HONG-JIE GUO
郭鴻傑
author HONG-JIE GUO
郭鴻傑
spellingShingle HONG-JIE GUO
郭鴻傑
Design and Implementation of Wide-Range Multi-phase Delay-Locked Loop
author_sort HONG-JIE GUO
title Design and Implementation of Wide-Range Multi-phase Delay-Locked Loop
title_short Design and Implementation of Wide-Range Multi-phase Delay-Locked Loop
title_full Design and Implementation of Wide-Range Multi-phase Delay-Locked Loop
title_fullStr Design and Implementation of Wide-Range Multi-phase Delay-Locked Loop
title_full_unstemmed Design and Implementation of Wide-Range Multi-phase Delay-Locked Loop
title_sort design and implementation of wide-range multi-phase delay-locked loop
publishDate 2013
url http://ndltd.ncl.edu.tw/handle/97448936174539072818
work_keys_str_mv AT hongjieguo designandimplementationofwiderangemultiphasedelaylockedloop
AT guōhóngjié designandimplementationofwiderangemultiphasedelaylockedloop
AT hongjieguo kuānfànwéicāozuòduōxiāngwèiyánchísuǒxiānghuílùshèjìyǔshízuò
AT guōhóngjié kuānfànwéicāozuòduōxiāngwèiyánchísuǒxiānghuílùshèjìyǔshízuò
_version_ 1718074893357023232