Implementation of High-Resolution and Area-Efficient FPGA Programmable Delay Lines
碩士 === 國立臺灣大學 === 電子工程學研究所 === 103 === In this work, the high area-efficient and high-resolution programmable delay line that can be implemented on FPGA is proposed. We also proposed high area-efficient delay cells based on FPGA architecture. Using the different characteristics of these delay cells...
Main Authors: | Chia-An Lee, 李家安 |
---|---|
Other Authors: | Jiun-Lang Huang |
Format: | Others |
Language: | en_US |
Published: |
2015
|
Online Access: | http://ndltd.ncl.edu.tw/handle/00619650833227534348 |
Similar Items
-
An FPGA-Integrated Time-to-Digital Converter Based on a Ring Oscillator for Programmable Delay Line Resolution Measurement
by: Chao Chen, et al.
Published: (2014-01-01) -
FPGA Implementation of Programmable Arduino Compatible System
by: Yan-PoLee, et al.
Published: (2015) -
Implementation of Programmable Biosignal Digital Processor with FPGA
by: Shih-Yu Lee, et al.
Published: (2009) -
FPGA Implementation of Programmable FFT/IFFT
by: Yue-Lin Hsieh, et al.
Published: (2006) -
FPGA-Based High Area Efficient Time-To-Digital IP Design with pico-second resolution
by: Liu Chun-Yi, et al.
Published: (2007)