An Improved Amplifier Applied to A 10-bit 20MS/s Two-Step SAR Analog toDigital Converter

碩士 === 中原大學 === 電子工程研究所 === 105 === This paper purpose an improvedamplifier applied to Two-Step Successive-Approximation Analog-to-Digital Converter structure technique to reduce the power of the amplifiereven the total power of the Two-Step Successive-Approximation Analog-to-Digital Converter. The...

Full description

Bibliographic Details
Main Authors: Si-Kai Zhou, 周思凱
Other Authors: Chun-Chieh Chen
Format: Others
Language:zh-TW
Published: 2017
Online Access:http://ndltd.ncl.edu.tw/handle/jvpg68
id ndltd-TW-105CYCU5428009
record_format oai_dc
spelling ndltd-TW-105CYCU54280092019-05-15T23:32:16Z http://ndltd.ncl.edu.tw/handle/jvpg68 An Improved Amplifier Applied to A 10-bit 20MS/s Two-Step SAR Analog toDigital Converter 應用於一個十位元每秒兩千萬取樣頻率之二階逐漸趨近式類比數位轉換器之放大器改良 Si-Kai Zhou 周思凱 碩士 中原大學 電子工程研究所 105 This paper purpose an improvedamplifier applied to Two-Step Successive-Approximation Analog-to-Digital Converter structure technique to reduce the power of the amplifiereven the total power of the Two-Step Successive-Approximation Analog-to-Digital Converter. The use of partition circuit and then adjust the current proportion of each block and the use of Class-AB concept design output of the MOS component Q point (The dominant powerconsumption of the amplifier, also the most of power consumption of the SAR ADC), effectively improve the efficiency of the amplifierfor power supply. In addition, this paper will analyze the impact of parasitic capacitance of the circuit and summarizes an optimization design procedure of Two Step Successive-Approximation Analog-to-Digital Converters. In this work, improve an amplifier applied to a 10-bit 20MS/s two-step successive approximation register analog to digital converter is proposed by usingthe structure of folded cascade and non-inverting amplifier. Design platform is TSMC 0.18μm 1P6M CMOS process. The gain of this work is 74.56dB, f3dB of this work is 0.36MHz, power consumption of this work is 0.9342mW at 1.8V power supply. The chip area is 84.89µm×33.83µm。 Chun-Chieh Chen 陳淳杰 2017 學位論文 ; thesis 65 zh-TW
collection NDLTD
language zh-TW
format Others
sources NDLTD
description 碩士 === 中原大學 === 電子工程研究所 === 105 === This paper purpose an improvedamplifier applied to Two-Step Successive-Approximation Analog-to-Digital Converter structure technique to reduce the power of the amplifiereven the total power of the Two-Step Successive-Approximation Analog-to-Digital Converter. The use of partition circuit and then adjust the current proportion of each block and the use of Class-AB concept design output of the MOS component Q point (The dominant powerconsumption of the amplifier, also the most of power consumption of the SAR ADC), effectively improve the efficiency of the amplifierfor power supply. In addition, this paper will analyze the impact of parasitic capacitance of the circuit and summarizes an optimization design procedure of Two Step Successive-Approximation Analog-to-Digital Converters. In this work, improve an amplifier applied to a 10-bit 20MS/s two-step successive approximation register analog to digital converter is proposed by usingthe structure of folded cascade and non-inverting amplifier. Design platform is TSMC 0.18μm 1P6M CMOS process. The gain of this work is 74.56dB, f3dB of this work is 0.36MHz, power consumption of this work is 0.9342mW at 1.8V power supply. The chip area is 84.89µm×33.83µm。
author2 Chun-Chieh Chen
author_facet Chun-Chieh Chen
Si-Kai Zhou
周思凱
author Si-Kai Zhou
周思凱
spellingShingle Si-Kai Zhou
周思凱
An Improved Amplifier Applied to A 10-bit 20MS/s Two-Step SAR Analog toDigital Converter
author_sort Si-Kai Zhou
title An Improved Amplifier Applied to A 10-bit 20MS/s Two-Step SAR Analog toDigital Converter
title_short An Improved Amplifier Applied to A 10-bit 20MS/s Two-Step SAR Analog toDigital Converter
title_full An Improved Amplifier Applied to A 10-bit 20MS/s Two-Step SAR Analog toDigital Converter
title_fullStr An Improved Amplifier Applied to A 10-bit 20MS/s Two-Step SAR Analog toDigital Converter
title_full_unstemmed An Improved Amplifier Applied to A 10-bit 20MS/s Two-Step SAR Analog toDigital Converter
title_sort improved amplifier applied to a 10-bit 20ms/s two-step sar analog todigital converter
publishDate 2017
url http://ndltd.ncl.edu.tw/handle/jvpg68
work_keys_str_mv AT sikaizhou animprovedamplifierappliedtoa10bit20msstwostepsaranalogtodigitalconverter
AT zhōusīkǎi animprovedamplifierappliedtoa10bit20msstwostepsaranalogtodigitalconverter
AT sikaizhou yīngyòngyúyīgèshíwèiyuánměimiǎoliǎngqiānwànqǔyàngpínlǜzhīèrjiēzhújiànqūjìnshìlèibǐshùwèizhuǎnhuànqìzhīfàngdàqìgǎiliáng
AT zhōusīkǎi yīngyòngyúyīgèshíwèiyuánměimiǎoliǎngqiānwànqǔyàngpínlǜzhīèrjiēzhújiànqūjìnshìlèibǐshùwèizhuǎnhuànqìzhīfàngdàqìgǎiliáng
AT sikaizhou improvedamplifierappliedtoa10bit20msstwostepsaranalogtodigitalconverter
AT zhōusīkǎi improvedamplifierappliedtoa10bit20msstwostepsaranalogtodigitalconverter
_version_ 1719148738731048960