Efficient self-timed interfaces for crossing clock domains
With increasing integration densities, large chip designs are commonly partitioned into multiple clock domains. While the computation within each individual domain may be synchronous, the interfaces between these domains often use asynchronous methods. One such approach is the STARI technique[Gre93,...
Main Author: | Chakraborty, Ajanta |
---|---|
Format: | Others |
Language: | English |
Published: |
2009
|
Online Access: | http://hdl.handle.net/2429/14589 |
Similar Items
-
Efficient self-timed interfaces for crossing clock domains
by: Chakraborty, Ajanta
Published: (2009) -
Design and Verification of Clock Domain Crossing
Interfaces
by: Al-bayati, Zaid
Published: (2012) -
The design of synchronization circuit for crossing the clock domain in multi clock system
by: Zhao Yang, et al.
Published: (2018-02-01) -
Conclusive formal verification of clock domain crossing properties
by: Plassan, Guillaume
Published: (2018) -
Synchronization for Clock Domain Crossing based on FPGA and Antenna Module
by: Chun-Ting Lin, et al.
Published: (2017)