Multilevel Gain Cell Arrays for Fault-Tolerant VLSI Systems
Embedded memories dominate area, power and cost of modern very large scale integrated circuits system on chips ( VLSI SoCs). Furthermore, due to process variations, it becomes challenging to design reliable energy efficient systems. Therefore, fault-tolerant designs will be area efficient, cost effe...
Main Author: | Khalid, Muhammad Umer |
---|---|
Format: | Others |
Language: | English |
Published: |
Linköpings universitet, Elektroniksystem
2011
|
Subjects: | |
Online Access: | http://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-71653 |
Similar Items
-
Process-Voltage-Temperature Aware Nanoscale Circuit Optimization
by: Thakral, Garima
Published: (2010) -
Étude des mécanismes de déclenchement des Bits Collés dans les SRAM et DRAM en Environnement Radiatif Spatial
by: Rodriguez, Axel
Published: (2017) -
Adaptive Carrier-Based PDPWM Control for Modular Multilevel Converter With Fault-Tolerant Capability
by: Tuanku Badzlin Hashfi, et al.
Published: (2020-01-01) -
Improving Energy-Efficiency in Dynamic Memories Through Retention Failure Detection
by: Robert Giterman, et al.
Published: (2019-01-01) -
Byzantine Fault Tolerance for Nondeterministic Applications
by: Chen, Bo
Published: (2008)