Hardware implementation of daubechies wavelet transforms using folded AIQ mapping

The Discrete Wavelet Transform (DWT) is a popular tool in the field of image and video compression applications. Because of its multi-resolution representation capability, the DWT has been used effectively in applications such as transient signal analysis, computer vision, texture analysis, cell det...

Full description

Bibliographic Details
Main Author: Islam, Md Ashraful
Other Authors: Wahid, K.
Format: Others
Language:en
Published: University of Saskatchewan 2010
Subjects:
Online Access:http://library.usask.ca/theses/available/etd-09122010-195519/
id ndltd-USASK-oai-usask.ca-etd-09122010-195519
record_format oai_dc
spelling ndltd-USASK-oai-usask.ca-etd-09122010-1955192013-01-08T16:34:43Z Hardware implementation of daubechies wavelet transforms using folded AIQ mapping Islam, Md Ashraful folded mapping Daubechies wavelet error-free algorithm algebraic integer quantization. The Discrete Wavelet Transform (DWT) is a popular tool in the field of image and video compression applications. Because of its multi-resolution representation capability, the DWT has been used effectively in applications such as transient signal analysis, computer vision, texture analysis, cell detection, and image compression. Daubechies wavelets are one of the popular transforms in the wavelet family. Daubechies filters provide excellent spatial and spectral locality-properties which make them useful in image compression.<p> In this thesis, we present an efficient implementation of a shared hardware core to compute two 8-point Daubechies wavelet transforms. The architecture is based on a new two-level folded mapping technique, an improved version of the Algebraic Integer Quantization (AIQ). The scheme is developed on the factorization and decomposition of the transform coefficients that exploits the symmetrical and wrapping structure of the matrices. The proposed architecture is parallel, pipelined, and multiplexed. Compared to existing designs, the proposed scheme reduces significantly the hardware cost, critical path delay and power consumption with a higher throughput rate.<p> Later, we have briefly presented a new mapping scheme to error-freely compute the Daubechies-8 tap wavelet transform, which is the next transform of Daubechies-6 in the Daubechies wavelet series. The multidimensional technique maps the irrational transformation basis coefficients with integers and results in considerable reduction in hardware and power consumption, and significant improvement in image reconstruction quality. Wahid, K. Eager, D. Dinh, A. Teng, D. University of Saskatchewan 2010-09-22 text application/pdf http://library.usask.ca/theses/available/etd-09122010-195519/ http://library.usask.ca/theses/available/etd-09122010-195519/ en unrestricted I hereby certify that, if appropriate, I have obtained and attached hereto a written permission statement from the owner(s) of each third party copyrighted matter to be included in my thesis, dissertation, or project report, allowing distribution as specified below. I certify that the version I submitted is the same as that approved by my advisory committee. I hereby grant to University of Saskatchewan or its agents the non-exclusive license to archive and make accessible, under the conditions specified below, my thesis, dissertation, or project report in whole or in part in all forms of media, now or hereafter known. I retain all other ownership rights to the copyright of the thesis, dissertation or project report. I also retain the right to use in future works (such as articles or books) all or part of this thesis, dissertation, or project report.
collection NDLTD
language en
format Others
sources NDLTD
topic folded mapping
Daubechies wavelet
error-free algorithm
algebraic integer quantization.
spellingShingle folded mapping
Daubechies wavelet
error-free algorithm
algebraic integer quantization.
Islam, Md Ashraful
Hardware implementation of daubechies wavelet transforms using folded AIQ mapping
description The Discrete Wavelet Transform (DWT) is a popular tool in the field of image and video compression applications. Because of its multi-resolution representation capability, the DWT has been used effectively in applications such as transient signal analysis, computer vision, texture analysis, cell detection, and image compression. Daubechies wavelets are one of the popular transforms in the wavelet family. Daubechies filters provide excellent spatial and spectral locality-properties which make them useful in image compression.<p> In this thesis, we present an efficient implementation of a shared hardware core to compute two 8-point Daubechies wavelet transforms. The architecture is based on a new two-level folded mapping technique, an improved version of the Algebraic Integer Quantization (AIQ). The scheme is developed on the factorization and decomposition of the transform coefficients that exploits the symmetrical and wrapping structure of the matrices. The proposed architecture is parallel, pipelined, and multiplexed. Compared to existing designs, the proposed scheme reduces significantly the hardware cost, critical path delay and power consumption with a higher throughput rate.<p> Later, we have briefly presented a new mapping scheme to error-freely compute the Daubechies-8 tap wavelet transform, which is the next transform of Daubechies-6 in the Daubechies wavelet series. The multidimensional technique maps the irrational transformation basis coefficients with integers and results in considerable reduction in hardware and power consumption, and significant improvement in image reconstruction quality.
author2 Wahid, K.
author_facet Wahid, K.
Islam, Md Ashraful
author Islam, Md Ashraful
author_sort Islam, Md Ashraful
title Hardware implementation of daubechies wavelet transforms using folded AIQ mapping
title_short Hardware implementation of daubechies wavelet transforms using folded AIQ mapping
title_full Hardware implementation of daubechies wavelet transforms using folded AIQ mapping
title_fullStr Hardware implementation of daubechies wavelet transforms using folded AIQ mapping
title_full_unstemmed Hardware implementation of daubechies wavelet transforms using folded AIQ mapping
title_sort hardware implementation of daubechies wavelet transforms using folded aiq mapping
publisher University of Saskatchewan
publishDate 2010
url http://library.usask.ca/theses/available/etd-09122010-195519/
work_keys_str_mv AT islammdashraful hardwareimplementationofdaubechieswavelettransformsusingfoldedaiqmapping
_version_ 1716532755652673536