Capable Copper Electrodeposition Process for Integrated Circuit - Substrate Packaging Manufacturing

abstract: This work demonstrates a capable reverse pulse deposition methodology to influence gap fill behavior inside microvia along with a uniform deposit in the fine line patterned regions for substrate packaging applications. Interconnect circuitry in IC substrate packages comprises of stacked mi...

Full description

Bibliographic Details
Other Authors: Ganesan, Kousik (Author)
Format: Doctoral Thesis
Language:English
Published: 2018
Subjects:
Online Access:http://hdl.handle.net/2286/R.I.49012
id ndltd-asu.edu-item-49012
record_format oai_dc
spelling ndltd-asu.edu-item-490122018-06-22T03:09:14Z Capable Copper Electrodeposition Process for Integrated Circuit - Substrate Packaging Manufacturing abstract: This work demonstrates a capable reverse pulse deposition methodology to influence gap fill behavior inside microvia along with a uniform deposit in the fine line patterned regions for substrate packaging applications. Interconnect circuitry in IC substrate packages comprises of stacked microvia that varies in depth from 20µm to 100µm with an aspect ratio of 0.5 to 1.5 and fine line patterns defined by photolithography. Photolithography defined pattern regions incorporate a wide variety of feature sizes including large circular pad structures with diameter of 20µm - 200µm, fine traces with varying widths of 3µm - 30µm and additional planar regions to define a IC substrate package. Electrodeposition of copper is performed to establish the desired circuit. Electrodeposition of copper in IC substrate applications holds certain unique challenges in that they require a low cost manufacturing process that enables a void-free gap fill inside the microvia along with uniform deposition of copper on exposed patterned regions. Deposition time scales to establish the desired metal thickness for such packages could range from several minutes to few hours. This work showcases a reverse pulse electrodeposition methodology that achieves void-free gap fill inside the microvia and uniform plating in FLS (Fine Lines and Spaces) regions with significantly higher deposition rates than traditional approaches. In order to achieve this capability, systematic experimental and simulation studies were performed. A strong correlation of independent parameters that govern the electrodeposition process such as bath temperature, reverse pulse plating parameters and the ratio of electrolyte concentrations is shown to the deposition kinetics and deposition uniformity in fine patterned regions and gap fill rate inside the microvia. Additionally, insight into the physics of via fill process is presented with secondary and tertiary current simulation efforts. Such efforts lead to show “smart” control of deposition rate at the top and bottom of via to avoid void formation. Finally, a parametric effect on grain size and the ensuing copper metallurgical characteristics of bulk copper is also shown to enable high reliability substrate packages for the IC packaging industry. Dissertation/Thesis Ganesan, Kousik (Author) Tasooji, Amaneh (Advisor) Manepalli, Rahul (Committee member) Alford, Terry (Committee member) Chan, Candace (Committee member) Arizona State University (Publisher) Materials Science Chemical engineering Chemistry Copper Plating Electrodeposition Packaging Plating Reverse Pulse plating Substrate Packaging eng 320 pages Doctoral Dissertation Materials Science and Engineering 2018 Doctoral Dissertation http://hdl.handle.net/2286/R.I.49012 http://rightsstatements.org/vocab/InC/1.0/ All Rights Reserved 2018
collection NDLTD
language English
format Doctoral Thesis
sources NDLTD
topic Materials Science
Chemical engineering
Chemistry
Copper Plating
Electrodeposition
Packaging
Plating
Reverse Pulse plating
Substrate Packaging
spellingShingle Materials Science
Chemical engineering
Chemistry
Copper Plating
Electrodeposition
Packaging
Plating
Reverse Pulse plating
Substrate Packaging
Capable Copper Electrodeposition Process for Integrated Circuit - Substrate Packaging Manufacturing
description abstract: This work demonstrates a capable reverse pulse deposition methodology to influence gap fill behavior inside microvia along with a uniform deposit in the fine line patterned regions for substrate packaging applications. Interconnect circuitry in IC substrate packages comprises of stacked microvia that varies in depth from 20µm to 100µm with an aspect ratio of 0.5 to 1.5 and fine line patterns defined by photolithography. Photolithography defined pattern regions incorporate a wide variety of feature sizes including large circular pad structures with diameter of 20µm - 200µm, fine traces with varying widths of 3µm - 30µm and additional planar regions to define a IC substrate package. Electrodeposition of copper is performed to establish the desired circuit. Electrodeposition of copper in IC substrate applications holds certain unique challenges in that they require a low cost manufacturing process that enables a void-free gap fill inside the microvia along with uniform deposition of copper on exposed patterned regions. Deposition time scales to establish the desired metal thickness for such packages could range from several minutes to few hours. This work showcases a reverse pulse electrodeposition methodology that achieves void-free gap fill inside the microvia and uniform plating in FLS (Fine Lines and Spaces) regions with significantly higher deposition rates than traditional approaches. In order to achieve this capability, systematic experimental and simulation studies were performed. A strong correlation of independent parameters that govern the electrodeposition process such as bath temperature, reverse pulse plating parameters and the ratio of electrolyte concentrations is shown to the deposition kinetics and deposition uniformity in fine patterned regions and gap fill rate inside the microvia. Additionally, insight into the physics of via fill process is presented with secondary and tertiary current simulation efforts. Such efforts lead to show “smart” control of deposition rate at the top and bottom of via to avoid void formation. Finally, a parametric effect on grain size and the ensuing copper metallurgical characteristics of bulk copper is also shown to enable high reliability substrate packages for the IC packaging industry. === Dissertation/Thesis === Doctoral Dissertation Materials Science and Engineering 2018
author2 Ganesan, Kousik (Author)
author_facet Ganesan, Kousik (Author)
title Capable Copper Electrodeposition Process for Integrated Circuit - Substrate Packaging Manufacturing
title_short Capable Copper Electrodeposition Process for Integrated Circuit - Substrate Packaging Manufacturing
title_full Capable Copper Electrodeposition Process for Integrated Circuit - Substrate Packaging Manufacturing
title_fullStr Capable Copper Electrodeposition Process for Integrated Circuit - Substrate Packaging Manufacturing
title_full_unstemmed Capable Copper Electrodeposition Process for Integrated Circuit - Substrate Packaging Manufacturing
title_sort capable copper electrodeposition process for integrated circuit - substrate packaging manufacturing
publishDate 2018
url http://hdl.handle.net/2286/R.I.49012
_version_ 1718701695338283008