High speed video recording system on a chip for detonation jet engine testing

This article describes system on a chip development for high speed video recording purposes. Current research was started due to difficulties in selection of FPGAs and CPUs which include wide bandwidth, high speed and high number of multipliers for real time signal analysis implementation. Current t...

Full description

Bibliographic Details
Main Authors: Samsonov Alexander N., Samoilova Khristina V.
Format: Article
Language:English
Published: EDP Sciences 2018-01-01
Series:MATEC Web of Conferences
Online Access:https://doi.org/10.1051/matecconf/201815801028
id doaj-7bb95c361d944438b7e055c6e3256197
record_format Article
spelling doaj-7bb95c361d944438b7e055c6e32561972021-04-02T10:53:07ZengEDP SciencesMATEC Web of Conferences2261-236X2018-01-011580102810.1051/matecconf/201815801028matecconf_se2018_01028High speed video recording system on a chip for detonation jet engine testingSamsonov Alexander N.Samoilova Khristina V.This article describes system on a chip development for high speed video recording purposes. Current research was started due to difficulties in selection of FPGAs and CPUs which include wide bandwidth, high speed and high number of multipliers for real time signal analysis implementation. Current trend of high density silicon device integration will result soon in a hybrid sensor-controller-memory circuit packed in a single chip. This research was the first step in a series of experiments in manufacturing of hybrid devices. The current task is high level syntheses of high speed logic and CPU core in an FPGA. The work resulted in FPGA-based prototype implementation and examination.https://doi.org/10.1051/matecconf/201815801028
collection DOAJ
language English
format Article
sources DOAJ
author Samsonov Alexander N.
Samoilova Khristina V.
spellingShingle Samsonov Alexander N.
Samoilova Khristina V.
High speed video recording system on a chip for detonation jet engine testing
MATEC Web of Conferences
author_facet Samsonov Alexander N.
Samoilova Khristina V.
author_sort Samsonov Alexander N.
title High speed video recording system on a chip for detonation jet engine testing
title_short High speed video recording system on a chip for detonation jet engine testing
title_full High speed video recording system on a chip for detonation jet engine testing
title_fullStr High speed video recording system on a chip for detonation jet engine testing
title_full_unstemmed High speed video recording system on a chip for detonation jet engine testing
title_sort high speed video recording system on a chip for detonation jet engine testing
publisher EDP Sciences
series MATEC Web of Conferences
issn 2261-236X
publishDate 2018-01-01
description This article describes system on a chip development for high speed video recording purposes. Current research was started due to difficulties in selection of FPGAs and CPUs which include wide bandwidth, high speed and high number of multipliers for real time signal analysis implementation. Current trend of high density silicon device integration will result soon in a hybrid sensor-controller-memory circuit packed in a single chip. This research was the first step in a series of experiments in manufacturing of hybrid devices. The current task is high level syntheses of high speed logic and CPU core in an FPGA. The work resulted in FPGA-based prototype implementation and examination.
url https://doi.org/10.1051/matecconf/201815801028
work_keys_str_mv AT samsonovalexandern highspeedvideorecordingsystemonachipfordetonationjetenginetesting
AT samoilovakhristinav highspeedvideorecordingsystemonachipfordetonationjetenginetesting
_version_ 1724166441924558848