A Low-Cost High Radix Floating-Point Square-Root Circuit

In this paper, we propose an efficient architecture of floating-point square-root circuit with low area cost, which is in accordance with the IEEE-754 standard. We extend the principle of the standard SRT algorithm so that the latency and area cost of the proposed circuit are linear with the radix....

Full description

Bibliographic Details
Main Authors: Yuheng Yang, Qing Yuan, Jian Liu
Format: Article
Language:English
Published: MDPI AG 2021-08-01
Series:Electronics
Subjects:
SRT
Online Access:https://www.mdpi.com/2079-9292/10/16/1988