A physical implementation method based on Innovus to improve chip performance
For high-performance chip designs with ever-increasing scale and increasing operating frequency, performance has always been the focus and difficulty of physical design. The buffer is inserted to minimize signal line delay, which optimizes timing and improves performance. The use of Cadence Innovus...
Main Authors: | Bian Shaoxian, David He, Luan Xiaokun, Jiang Jianfeng, Zhai Feixue, Cai Zhun |
---|---|
Format: | Article |
Language: | zho |
Published: |
National Computer System Engineering Research Institute of China
2019-08-01
|
Series: | Dianzi Jishu Yingyong |
Subjects: | |
Online Access: | http://www.chinaaet.com/article/3000107391 |
Similar Items
-
Multi-Tap FlexHtree application in high performance CPU design
by: Peng Shutao, et al.
Published: (2018-08-01) -
Experiences with the implementation of Individual Placement and Support for people with severe mental illness: a qualitative study among stakeholders
by: Miljana Vukadin, et al.
Published: (2018-05-01) -
Implementation of the individual placement and support approach – facilitators and barriers
by: Inge Storgaard Bonfils, et al.
Published: (2016-08-01) -
Physical design automation of structured high-performance integrated circuits
by: Ward, Samuel Isaac
Published: (2014) -
Prospects of activation of Russian companies entering the IPO market
by: E. I. Kulikova
Published: (2020-01-01)