A High Resolution Vernier Digital-to-Time Converter Implemented with 65 nm FPGA

In this paper, a digital-to-time converter (DTC) based on the three delay lines (3D) Vernier principle is proposed and implemented with field programmable gate arrays (FPGAs). Based on the 3D Vernier principle, the DTC is realized by three period approximate phase locked loops (PLLs). The theoretica...

Full description

Bibliographic Details
Main Authors: Chenggang Yan, Chen Hu, Jianhui Wu
Format: Article
Language:English
Published: MDPI AG 2019-07-01
Series:Applied Sciences
Subjects:
Online Access:https://www.mdpi.com/2076-3417/9/13/2705