Skip to content
Open Access
  • Home
  • Collections
    • High Impact Articles
    • Jawi Collection
    • Malay Medicine
    • Forensic
  • Search Options
    • UiTM Open Access
    • Search by UiTM Scopus
    • Advanced Search
    • Search by Category
  • Discovery Service
    • Sources
    • UiTM Journals
    • List UiTM Journal in IR
    • Statistic
  • About
    • Open Access
    • Creative Commons Licenses
    • COKI | Malaysia Open Access
    • User Guide
    • Contact Us
    • Search Tips
    • FAQs
Advanced
  • Software register synchronizat...
  • Cite this
  • Text this
  • Email this
  • Print
  • Export Record
    • Export to RefWorks
    • Export to EndNoteWeb
    • Export to EndNote
  • Permanent link
Software register synchronization for super-scalar processors with partitioned register files

Software register synchronization for super-scalar processors with partitioned register files

Increases in high-end microprocessor performance are becoming increasingly reliant on simultaneous issuing of instructions to multiple functional units on a single chip. As the number of functional units increases, the chip area, wire lengths, and delays required for a monolithic register file becom...

Full description

Bibliographic Details
Main Author: Maskit, Daniel
Format: Others
Language:en
Published: 1997
Online Access:https://thesis.library.caltech.edu/118/1/Maskit_d_1997.pdf
Maskit, Daniel (1997) Software register synchronization for super-scalar processors with partitioned register files. Dissertation (Ph.D.), California Institute of Technology. doi:10.7907/tyap-ea69. https://resolver.caltech.edu/CaltechETD:etd-01102008-153402 <https://resolver.caltech.edu/CaltechETD:etd-01102008-153402>
  • Holdings
  • Description
  • Similar Items
  • Staff View

Internet

https://thesis.library.caltech.edu/118/1/Maskit_d_1997.pdf
Maskit, Daniel (1997) Software register synchronization for super-scalar processors with partitioned register files. Dissertation (Ph.D.), California Institute of Technology. doi:10.7907/tyap-ea69. https://resolver.caltech.edu/CaltechETD:etd-01102008-153402 <https://resolver.caltech.edu/CaltechETD:etd-01102008-153402>

Similar Items

  • The optimal size of register file in the superscalar processor design
    by: LIN,QING-DE, et al.
    Published: (1991)
  • Switching Between Two Register File Architectures On ARM Processor
    by: Pin-Han Hsieh, et al.
    Published: (2013)
  • Global Optimizations in Compilers for VLIW DSP Processors with Distributed Register Files
    by: Wu, Chung-Ju, et al.
    Published: (2015)
  • Exploiting Register-usage for Register-file Energy Reduction
    by: Chien-Chen Chen, et al.
    Published: (2005)
  • An Embedded Digital Signal Processor Design with Hierarchical Register File & Packed Instructions
    by: Chen-Chia Lee, et al.
    Published: (2004)

© 2020 | Services hosted by the Perpustakaan Tun Abdul Razak, | Universiti Teknologi MARA | Disclaimer


Loading...