Design of 802.11a Baseband Transmitter and Synchronization
碩士 === 國立交通大學 === 電子工程系 === 91 === In this thesis, an easy controlled and low-latency IEEE WLAN 802.11a transmitter and synchronization with low remaining CFO are presented. For the transmitter (packet composer), it contains nine main modules with each having a chip-enable signal to achie...
Main Authors: | Chen Ming-Chang, 陳明章 |
---|---|
Other Authors: | Kuei-Ann Wen |
Format: | Others |
Language: | en_US |
Published: |
2003
|
Online Access: | http://ndltd.ncl.edu.tw/handle/15197194644085631650 |
Similar Items
-
Implementation of Baseband Transmitter for IEEE 802.11a
by: Yi-Fan Chen, et al.
Published: (2003) -
Studies of the Baseband Transmitter and PAPR Reduction Techniques for the IEEE 802.11a System
by: Chia-Yu Chang, et al.
Published: (2005) -
Implementation of Baseband Transmitter and Receiving Framer for WLAN IEEE802.11b
by: Hsuan-Ching Chao, et al.
Published: (2002) -
The Circuit Designs of Frequency and Timing Synchronization for the IEEE 802.11a Baseband Receiver
by: 黃志清
Published: (2004) -
The System Design and Hardware Realization of Transmitter Baseband Circuits for IEEE 802.11g WLAN - Using FPGA
by: Wan-Duo Wang, et al.
Published: (2004)