DESIGN OF A 5.2-GHz CMOS FREQUENCY SYNTHESIZER

碩士 === 大同大學 === 電機工程研究所 === 91 === This thesis designs a 5.2-GHz PLL based frequency synthesizer for wireless commutation system. The frequency synthesizer consists of a phase-frequency detector, a charge pump, a loop filter, a LC-tank VCO and a pulse-swallow architecture requency divider...

Full description

Bibliographic Details
Main Authors: Shih-Jung Liu, 劉士榮
Other Authors: Cheng-Ching Huang
Format: Others
Language:zh-TW
Published: 2003
Online Access:http://ndltd.ncl.edu.tw/handle/83981733437670793384