HDBL(Hierarchical Double-Bound List):A Multilevel Floorplan Representation for Large-Scale Modules
碩士 === 中華大學 === 資訊工程學系碩士班 === 92 === The concept of IP modules and buffers is widely used in SOC design, and it is a bottleneck for large-scale design. In physical design, floorplanning is an important step, because the area, delay and routability of one chip are effected. Recently, modern floorpla...
Main Authors: | Chen Chieh-Huang, 陳杰煌 |
---|---|
Other Authors: | Jin-Tai Yan |
Format: | Others |
Language: | zh-TW |
Published: |
2004
|
Online Access: | http://ndltd.ncl.edu.tw/handle/63162718493293354982 |
Similar Items
-
Fast Multilevel Floorplanning for Large Scale Modules
by: Ching-Chung Hu, et al.
Published: (2004) -
Multilevel Large-scale Module Placement/Floorplanning
by: Hsun-Cheng Lee, et al.
Published: (2001) -
Double-bound list:a new placement representation with application to simulated-annealing-based floorplan
by: 溫淑姿
Published: (2002) -
Floorplanning for Uncertain Modules by Using Bounded Sliceline Grid Representation
by: Tsung-Ta Tsai, et al.
Published: (2005) -
Floorplanning for Uncertain Modules by Using Corner Block List Representation
by: Chia-Hsin Pan, et al.
Published: (2005)