A Delay Line Based Design-for-Test Technique for Sinusoidal Jitter Measurement
碩士 === 國立臺灣大學 === 電子工程學研究所 === 94 === In this thesis, an on-chip sinusoidal jitter extraction technique based on period tracking is presented. The proposed technique is a viable on-chip solution. It utilizes a variable delay line and a phase comparator to track the signal’s cycle lengths without ext...
Main Authors: | Chia-Yuan Kuo, 郭嘉元 |
---|---|
Other Authors: | 黃俊郎 |
Format: | Others |
Language: | en_US |
Published: |
2006
|
Online Access: | http://ndltd.ncl.edu.tw/handle/96074244147913428994 |
Similar Items
-
FPGA Implementation of a Sinusoidal JitterMeasurement Technique
by: Yu-Tsung Liu, et al.
Published: (2008) -
All Digital CMOS Self-sample Vernier Delay Line Circuit for Clock Jitter Measurement
by: Chan-Wei Huang, et al.
Published: (2006) -
Built-in Self Test for jitter measurement
by: Ann-Shen Zhao, et al.
Published: (2005) -
Area-Efficient One-Period Delay Jitter Measurement
by: Cheng-Han Yang, et al.
Published: (2008) -
PLL with On-Chip Jitter Measurement
by: Jun-Jia Chen, et al.
Published: (2001)