Design of a Simple Pulse Width Control Loop Circuit by Using Digital Frequency Dividers
碩士 === 國立成功大學 === 電機工程學系碩博士班 === 95 === Most digital and mixed-signal circuits use a lot of clock signals to trigger a periodic notification at the requested time. The accuracies on frequencies, phases and pulse widths of clock signals are very important for high speed applications. For the issues o...
Main Authors: | Chi-Ching Chen, 陳基清 |
---|---|
Other Authors: | Soon-Jyh Chang |
Format: | Others |
Language: | zh-TW |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/16523484272909484881 |
Similar Items
-
Portable All-Digital Phase-Lock Loop Circuit Design With Programmable Pulse Width Control
by: Wei Wang, et al.
Published: (2005) -
Design and Implementation All-Digital Pulse-Width Control Loop
by: Jhe Sheng Liou, et al.
Published: (2009) -
Design of a Digital Pulse-Width Locked Loop
by: Zeng-Jia Lu, et al.
Published: (2008) -
Design of pulse width control loops
by: Yong De You, et al.
Published: (2010) -
An All-Digital Pulse-Width Locked Loop
by: Chang-fen Hu, et al.
Published: (2002)