An Analog/Mixed-Signal Circuits Macromodel Technique for Yield Analysis Applications

碩士 === 國立臺灣大學 === 電子工程學研究所 === 95 === As the IC fabrication technology advances, the transistor feature size keeps shrinking and it is possible now to integrate a complete system on a chip. However, as the device size decreases, the inevitable process variations become an important factor of manufac...

Full description

Bibliographic Details
Main Authors: Meng-Lin, Wu, 吳孟霖
Other Authors: Jiun-Lang Huang
Format: Others
Language:en_US
Published: 2006
Online Access:http://ndltd.ncl.edu.tw/handle/72622898939897154053
id ndltd-TW-095NTU05428022
record_format oai_dc
spelling ndltd-TW-095NTU054280222016-05-25T04:13:39Z http://ndltd.ncl.edu.tw/handle/72622898939897154053 An Analog/Mixed-Signal Circuits Macromodel Technique for Yield Analysis Applications 適用良率評估應用之類比電路模型建立技術 Meng-Lin, Wu 吳孟霖 碩士 國立臺灣大學 電子工程學研究所 95 As the IC fabrication technology advances, the transistor feature size keeps shrinking and it is possible now to integrate a complete system on a chip. However, as the device size decreases, the inevitable process variations become an important factor of manufacturing yield. Under the influence of process variations, the performances of the fabricated IC''s deviate from those of the nominal design. As a result, some IC''s may still function, but their specifications are out of the acceptable range. Monte Carlo simulation is a commonly used technique for yield estimation. Given the process variation distribution, a sufficient large number of circuit instances are generated to match the fabrication distribution. Then, all the generated instances are simulated. Then, one can predict the performance distribution and yield based on the simulation results. The problem with Monte Carlo simulation is the required long circuit simulation time. Macromodel is a commonly used technique to speed up circuit simulation. The idea is to replace a circuit block, e.g., OPAMP, with a reduced model. However, for yield estimation applications, the macro-modeling process has to be performed for each circuit block instance because they are different in the existence of process variations. In this thesis, we propose a macromodel technique which is specially useful for yield estimation applications where a large number of macromodels have to be generated for the same circuit block. We use a flash ADC to validate our technique, with the proposed macromodeling technique, the speed up of yield estimation is about 3.7 times, the speed up of circuit simulation is 4 times, and the pass/fail classification accuracy is about 94.17%. Jiun-Lang Huang 黃俊郎 2006 學位論文 ; thesis 40 en_US
collection NDLTD
language en_US
format Others
sources NDLTD
description 碩士 === 國立臺灣大學 === 電子工程學研究所 === 95 === As the IC fabrication technology advances, the transistor feature size keeps shrinking and it is possible now to integrate a complete system on a chip. However, as the device size decreases, the inevitable process variations become an important factor of manufacturing yield. Under the influence of process variations, the performances of the fabricated IC''s deviate from those of the nominal design. As a result, some IC''s may still function, but their specifications are out of the acceptable range. Monte Carlo simulation is a commonly used technique for yield estimation. Given the process variation distribution, a sufficient large number of circuit instances are generated to match the fabrication distribution. Then, all the generated instances are simulated. Then, one can predict the performance distribution and yield based on the simulation results. The problem with Monte Carlo simulation is the required long circuit simulation time. Macromodel is a commonly used technique to speed up circuit simulation. The idea is to replace a circuit block, e.g., OPAMP, with a reduced model. However, for yield estimation applications, the macro-modeling process has to be performed for each circuit block instance because they are different in the existence of process variations. In this thesis, we propose a macromodel technique which is specially useful for yield estimation applications where a large number of macromodels have to be generated for the same circuit block. We use a flash ADC to validate our technique, with the proposed macromodeling technique, the speed up of yield estimation is about 3.7 times, the speed up of circuit simulation is 4 times, and the pass/fail classification accuracy is about 94.17%.
author2 Jiun-Lang Huang
author_facet Jiun-Lang Huang
Meng-Lin, Wu
吳孟霖
author Meng-Lin, Wu
吳孟霖
spellingShingle Meng-Lin, Wu
吳孟霖
An Analog/Mixed-Signal Circuits Macromodel Technique for Yield Analysis Applications
author_sort Meng-Lin, Wu
title An Analog/Mixed-Signal Circuits Macromodel Technique for Yield Analysis Applications
title_short An Analog/Mixed-Signal Circuits Macromodel Technique for Yield Analysis Applications
title_full An Analog/Mixed-Signal Circuits Macromodel Technique for Yield Analysis Applications
title_fullStr An Analog/Mixed-Signal Circuits Macromodel Technique for Yield Analysis Applications
title_full_unstemmed An Analog/Mixed-Signal Circuits Macromodel Technique for Yield Analysis Applications
title_sort analog/mixed-signal circuits macromodel technique for yield analysis applications
publishDate 2006
url http://ndltd.ncl.edu.tw/handle/72622898939897154053
work_keys_str_mv AT menglinwu ananalogmixedsignalcircuitsmacromodeltechniqueforyieldanalysisapplications
AT wúmènglín ananalogmixedsignalcircuitsmacromodeltechniqueforyieldanalysisapplications
AT menglinwu shìyòngliánglǜpínggūyīngyòngzhīlèibǐdiànlùmóxíngjiànlìjìshù
AT wúmènglín shìyòngliánglǜpínggūyīngyòngzhīlèibǐdiànlùmóxíngjiànlìjìshù
AT menglinwu analogmixedsignalcircuitsmacromodeltechniqueforyieldanalysisapplications
AT wúmènglín analogmixedsignalcircuitsmacromodeltechniqueforyieldanalysisapplications
_version_ 1718280138060201984