考慮多電壓模式設計下利用可調變延遲緩衝器以達成時鐘樹時脈偏移最小化
碩士 === 國立清華大學 === 資訊工程學系 === 97 === In synchronous circuit designs, clock skew is difficult to minimize because a single physical layout of a clock tree must satisfy multiple constraints in a complicated power mode environment where certain modules may operate with different voltages. In this paper,...
Main Authors: | Yang, Cheng-Chih, 楊承智 |
---|---|
Other Authors: | Chang, Shih-Chieh |
Format: | Others |
Language: | en_US |
Online Access: | http://ndltd.ncl.edu.tw/handle/78582227243035132271 |
Similar Items
-
考慮多重操作模式與環境參數下利用線性規劃演算法之時鐘樹時脈偏移最佳化
by: Hai-Chi Hsiao, et al. -
有效率控制架構的合成對於後階段時脈偏移的最小化
by: 蔡坤庭
Published: (2011) -
針對後晶片時脈偏移最小化之有效率相差偵測器定位方法
by: Lin, Chern-Yeu, et al. -
最小延遲應用層群播樹的啟發式演算法
by: Tsung-Ming Lin, et al. -
時間延遲系統的自我可調式模糊控制器設計
by: Wu, Jian Guo, et al.
Published: (1996)