Low Complexity and Low Power Designs on Double-Edge-Triggered Flip Flop and Prescaler

碩士 === 國立中興大學 === 電機工程學系所 === 98 === In this thesis, we proposed two novel circuit designs. The first circuit is a double-edge-triggered fip-flop. A double-edge pulse generator using pass transistor logic (PTL) is derived first. Both threshold voltage loss and poor driving capability problems common...

Full description

Bibliographic Details
Main Authors: Shou-Wei Chen, 陳守偉
Other Authors: Yin-Tsung Hwang
Format: Others
Language:zh-TW
Published: 2010
Online Access:http://ndltd.ncl.edu.tw/handle/66222515110579005627

Similar Items