Low Complexity and Low Power Designs on Double-Edge-Triggered Flip Flop and Prescaler
碩士 === 國立中興大學 === 電機工程學系所 === 98 === In this thesis, we proposed two novel circuit designs. The first circuit is a double-edge-triggered fip-flop. A double-edge pulse generator using pass transistor logic (PTL) is derived first. Both threshold voltage loss and poor driving capability problems common...
Main Authors: | Shou-Wei Chen, 陳守偉 |
---|---|
Other Authors: | Yin-Tsung Hwang |
Format: | Others |
Language: | zh-TW |
Published: |
2010
|
Online Access: | http://ndltd.ncl.edu.tw/handle/66222515110579005627 |
Similar Items
-
Power Estimation Techniques and Low Power Design of Double Edge Triggered Flip-Flops
by: Ke-Horng Chen, et al.
Published: (1996) -
Power Estimation Techniques and Low Power Design of Double Edge Triggered Flip-Flops
by: Chen, Ke-Hong, et al.
Published: (1996) -
A dynamic double edge triggered flip-flop for low power applications
by: Lin, Chao-Wei, et al.
Published: (2014) -
A New High-speed and Low-power Double Edge-Triggered D Flip-Flop
by: Yen Chao Wang, et al.
Published: (2004) -
Designs and analyses of low complexity pulse triggered flip-flops
by: Wei-Rong Ciou, et al.
Published: (2008)