A Low Power 12-bit 100KSample/s Successive- Approximation Analog-to-Digital Converter
碩士 === 國立暨南國際大學 === 電機工程學系 === 99 === In this thesis, A low power 12-bit 100KSample/s successive-approximation(SAR) analog-to-digital converter(ADC) is presented. The ADC contains a sample and hold circuit(S/H), a digital-to-analog converter(DAC), a latched comparator, and a successive-approximation...
Main Authors: | Chia-Liang Wei, 魏嘉良 |
---|---|
Other Authors: | Meng-Lieh Sheu |
Format: | Others |
Language: | zh-TW |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/09580713306729557654 |
Similar Items
-
Design of a 12-bit, Ultra-low Power Successive Approximation Analog-to-Digital Converter
by: Rong-Jhou Guo, et al.
Published: (2007) -
A 12bit Successive Approximation Analog-to-Digital Converter for Electrochemical Analysis
by: LIN, YOU-REN, et al.
Published: (2019) -
1.2V 10-bits Low Power Successive Approximation Register Analog-to-Digital Converter
by: Chun-Fu Chen, et al.
Published: (2011) -
A Low-Power 12bits 150-MS/s Pipelined Asynchronous Successive Approximation Analog-to-Digital Converter
by: Yu-Wen Yen, et al.
Published: (2011) -
A Full Range Digital Calibration in 12-bit Successive Approximation Register Analog-to-Digital Converter
by: Lin, Wei-Ting, et al.
Published: (2013)