A Wide Range Delay-Locked Loop with Phase Error Calibration and Frequency Multiplier

碩士 === 國立中央大學 === 電機工程研究所 === 99 ===   This study presents a wide-range and multiphase DLL-based clock generator with the Phase Error Compensation loop. For more applications, we proposed a frequency multiplier to synthesize a combined clock. In this voltage control delay line, we take the multi-gai...

Full description

Bibliographic Details
Main Authors: Yo-hao Tu, 涂祐豪
Other Authors: Kuo-hsing Cheng
Format: Others
Language:zh-TW
Published: 2010
Online Access:http://ndltd.ncl.edu.tw/handle/94233088302678434259