Design of Multiple RESURF LDMOS with P-top rings and STI regions in 65nm CMOS Technology
碩士 === 亞洲大學 === 資訊工程學系碩士班 === 99 === In this work, a novel multiple RESURF P-top rings LDMOS with shallow trench isolation (STI) stucture based on the 65 nm baseline low-voltage CMOS technology by three-dimentsional Sentaurus process and device simulations. A optimized uniform electric filed distrib...
Main Authors: | Yuan-Ming Li, 李元銘 |
---|---|
Other Authors: | Gene Sheu |
Format: | Others |
Language: | zh-TW |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/41798275984609977509 |
Similar Items
-
A Method of Designing a Novel 800V Multiple RESURF LDMOS Utilizing Linear P-top Rings
by: 王宇, et al.
Published: (2009) -
The Analysis of RESURF LDMOS Transistors
by: Li, Kuo Wei, et al.
Published: (1996) -
3D RESURF Effect For LDMOS Devices
by: Chin-Che Lin, et al.
Published: (2008) -
600V Multi RESURF Ultra High Voltage LDMOS Device Design
by: Hsiao, Ming-Che, et al.
Published: (2018) -
Design considerations of high voltage RESURF nLDMOS: An analytical and numerical study
by: Mohamed Abouelatta-Ebrahim, et al.
Published: (2015-06-01)