Leveraging Adaptive Set-Configurable Architecture to Reduce Conflict Misses of PCM Last-Level Cache in CMP

碩士 === 國立交通大學 === 資訊科學與工程研究所 === 100 === As the number of cores in a chip is increased, last-level caches (LLC) play an important role in latency gap between processor cores and main memory. Bandwidth limitation becomes a bottleneck to limit many-core scaling, since off-chip memory bandwidth grows...

Full description

Bibliographic Details
Main Authors: Chen, Kuan-Nan, 陳冠男
Other Authors: Chen, Tien-Fu
Format: Others
Language:en_US
Published: 2011
Online Access:http://ndltd.ncl.edu.tw/handle/97790486966623061724