RTL Design Debugging Techniques for FSM-based Error Models
碩士 === 國立臺灣大學 === 電子工程學研究所 === 101 === Given an erroneous RTL design and an error trace that demonstrates a mismatch between the specification and the design, automated design debugging techniques utilize this error trace and its simulation values on the circuit netlist to identify the potential err...
Main Authors: | Ling-Ya Ni, 倪鈴雅 |
---|---|
Other Authors: | 黃鐘揚 |
Format: | Others |
Language: | en_US |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/20668159463304140593 |
Similar Items
-
Machine-Learning Based Failure Binning for Debugging RTL Designs
by: Hsu, Chia-Hao, et al.
Published: (2017) -
FAE: Autoencoder-Based Failure Binning of RTL Designs for Verification and Debugging
by: Shen, Cheng-Hsien, et al.
Published: (2018) -
RTL Design Debugging and Verification by Formal Semantic Modeling and Inference of Design Knowledge
by: Chia-Hung Lin, et al.
Published: (2015) -
FSM Error Messages
by: Marco T. Morazán, et al.
Published: (2019-06-01) -
RTL2RTL Formal Equivalence: Boosting the Design Confidence
by: M V Achutha Kiran Kumar, et al.
Published: (2014-07-01)