Routability-Driven Blockage-Aware Macro Placement
碩士 === 國立臺灣大學 === 電子工程學研究所 === 101 === To speed up the time to market for system-on-a-chip (SoC), a chip usually contains tens or even hundreds of intellectual property (IP) macros (e.g., analog blocks, embedded memories). Some of those macros, namely pre-placed macros, need to be placed at speci ed...
Main Authors: | Yi-Fang Chen, 陳奕方 |
---|---|
Other Authors: | Yao-Wen Chang |
Format: | Others |
Language: | en_US |
Published: |
2013
|
Online Access: | http://ndltd.ncl.edu.tw/handle/63160954198367982059 |
Similar Items
-
A Routability-driven Macro Placement Methodology to Avoid Blockages
by: Zong-WeiSyu, et al.
Published: (2015) -
Corner-Stitching-and-Corner-Sequence-Based Routability-Driven Blockage-Aware Macro Placement
by: Yen-Jung Lee, et al.
Published: (2016) -
Routability-driven Macro Placement with Machine-Learning Technique
by: Yu-Yin Kuo, et al.
Published: (2017) -
Design Hierarchy Aware Routability Driven Placement
by: Wu, Tsung-Han, et al.
Published: (2012) -
A Routability-Driven Placement Prototyping Considering Macro Regularity
by: Bo-HengYu, et al.
Published: (2016)