An Improvement on Wafer Edge Defects & Arcing Issues Reductions in Etching Processes
碩士 === 國立高雄應用科技大學 === 電子工程系碩士班 === 102 === For dielectric etching in advanced chip designs, the plasma damage phenomenon called "wafer arcing" and defects which are located at wafer edge area, are two main challenge problems. As for the arcing, it is randomly occurring and the arcing-induc...
Main Authors: | HUANG, SHIH-WEI, 黃世偉 |
---|---|
Other Authors: | Te-Jen Su |
Format: | Others |
Language: | zh-TW |
Published: |
2014
|
Online Access: | http://ndltd.ncl.edu.tw/handle/68g4zp |
Similar Items
-
Wafer Edge Yield Improvement by Bevel Etch
by: Ming-HsienChiang, et al.
Published: (2018) -
Improvement of Photoresist Residuals Induced Wafer Edge Defects
by: Chen-Yi Yeh, et al.
Published: (2017) -
The research wafer surface cleanser and does in the eclipse cutting regulation to the wet etching the GaAs surface etching condition and the relative electro tropism influence.
by: Yeh-shih wei, et al.
Published: (2010) -
The study on the improvement of wafer etching uniformity
by: TAI,CHIH-CHENG, et al.
Published: (2016) -
A Study on Semiconductor Al-Cu Process Defect and Wafer Edge Yield improvement
by: 林珉旭
Published: (2007)