Design of Low-Voltage-Trigger SCR for ESD Protection in 28nm CMOS Process
碩士 === 國立交通大學 === 電子研究所 === 105 === With advanced CMOS technology, CMOS devices have been fabricated with thinner gate oxide, and the operation ability of integrated circuits can attain to high speed and low power consumption. However, with the scaling of CMOS technologies, the ESD robustness decrea...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | en_US |
Published: |
2016
|
Online Access: | http://ndltd.ncl.edu.tw/handle/33171201008431051012 |