A low power 10bit 200Ms/s Pipelined ADC
碩士 === 國立清華大學 === 電子工程研究所 === 106 === A 10-bit 200-MS/s pipelined analog-to-digital converter (ADC) using virtual ground reference buffer and foreground calibration technique in TSMC 0.18μm standard CMOS process technology is presented. The simulated ADC performances achieve -85 dB of Noise Level ,...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | zh-TW |
Published: |
2017
|
Online Access: | http://ndltd.ncl.edu.tw/handle/h244uc |