A 12-bit 10-MS/s Calibration-Free Successive-Approximation Analog-to-Digital Converter
碩士 === 國立成功大學 === 電機工程學系 === 107 === A 12-bit 10-MS/s calibration-free successive-approximation register (SAR) analog-to-digital converter (ADC) in 180-nm process is presented in this thesis. This work adopts two techniques, namely residue oversampling and detect-and-skip (DAS) algorithm. For each s...
Main Authors: | Li-JenChang, 張力仁 |
---|---|
Other Authors: | Soon-Jyh Chang |
Format: | Others |
Language: | en_US |
Published: |
2019
|
Online Access: | http://ndltd.ncl.edu.tw/handle/22jsa9 |
Similar Items
-
A 160MS/s 10-bit Successive-Approximation Analog-to-Digital Converter
by: Lin, Pin-Hong., et al.
Published: (2018) -
A 12-bit 30 MS/s Successive Approximation-Register Analog-to-Digital Converter with Foreground Digital Calibration Algorithm
by: Shouping Li, et al.
Published: (2020-01-01) -
A 12-bit 50-MS/s Time-Interleaved Successive-Approximation Analog-to-Digital Converter
by: Hwa-AnTseng, et al.
Published: (2019) -
A Full Range Digital Calibration in 12-bit Successive Approximation Register Analog-to-Digital Converter
by: Lin, Wei-Ting, et al.
Published: (2013) -
Foreground calibration low leakage 1-V 12-Bits Successive approximation analog-to-digital converter
by: I-Chung Wang, et al.
Published: (2010)