The Design and Verification of an IP Core for Pipeline AES Based on AXI4 Interface
碩士 === 國立臺灣科技大學 === 電子工程系 === 107 === In this thesis, a pipelined architecture of AES Encryption/Decryption based on AXI4 interface is proposed. This architecture emphasizes area and throughput, reduces hardware cost and improves its computing performance. According to the AES algorithm, the input d...
Main Authors: | Yu-Sung Chang, 張祐菘 |
---|---|
Other Authors: | Ming-Bo Lin |
Format: | Others |
Language: | zh-TW |
Published: |
2019
|
Online Access: | http://ndltd.ncl.edu.tw/handle/t2z5np |
Similar Items
-
The Design and Verification of AES plus CBC Mode Encryption/Decryption IP
by: Ying-Chang Tzeng, et al.
Published: (2004) -
Design and Implementation of an AES IP
by: Yang-Shih Lin, et al.
Published: (2006) -
The Design and Verification of a Configurable USB Function Core IP
by: Keng-wei Chou, et al.
Published: (2006) -
AES Design Space Exploration with an IP Generator
by: Chi-wei Chu, et al.
Published: (2005) -
A Rapid Prototyping Reconfigurable Computing System Design and Implementation with Its Application of AES IP Core
by: Shou-Te Yen, et al.
Published: (2004)