A Synthesizable VHDL Behavioral Model of A DSP On Chip Emulation Unit

This thesis describes the VHDL behavioral model design of a DSP On Chip Emulation Unit. The prototype of this design is the OnCE port of the Motorola DSP56002. Capabilities of this On Chip Emulation Unit are accessible through four pins, which allows the user to step through a program, to set the b...

Full description

Bibliographic Details
Main Author: Li, Qingsen
Format: Others
Language:English
Published: Linköpings universitet, Institutionen för systemteknik 2003
Subjects:
Online Access:http://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-1723
id ndltd-UPSALLA1-oai-DiVA.org-liu-1723
record_format oai_dc
spelling ndltd-UPSALLA1-oai-DiVA.org-liu-17232013-01-08T13:46:16ZA Synthesizable VHDL Behavioral Model of A DSP On Chip Emulation UnitengLi, QingsenLinköpings universitet, Institutionen för systemteknikInstitutionen för systemteknik2003ElectronicsOn chip EmulationVHDL Behavioral ModelTest BenchElektronikElectronicsElektronikThis thesis describes the VHDL behavioral model design of a DSP On Chip Emulation Unit. The prototype of this design is the OnCE port of the Motorola DSP56002. Capabilities of this On Chip Emulation Unit are accessible through four pins, which allows the user to step through a program, to set the breakpoint that stop program execution at a specific address, and to examine the contents of registers, memory, and pipeline information. The detailed design that includes input/output signals and sub blocks is presented in this thesis. The user will interact with the DSP through a GUI on the host computer via the RS232 port. An interface between the RS232 and On Chip Emulation Unit is therefore designed as well. The functionality is designed to be same as described by Motorola and it is verified by a test bench. The writing of the test bench, test sequence and results is presented also. Student thesisinfo:eu-repo/semantics/bachelorThesistexthttp://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-1723LiTH-ISY-Ex, ; 3472application/pdfinfo:eu-repo/semantics/openAccess
collection NDLTD
language English
format Others
sources NDLTD
topic Electronics
On chip Emulation
VHDL Behavioral Model
Test Bench
Elektronik
Electronics
Elektronik
spellingShingle Electronics
On chip Emulation
VHDL Behavioral Model
Test Bench
Elektronik
Electronics
Elektronik
Li, Qingsen
A Synthesizable VHDL Behavioral Model of A DSP On Chip Emulation Unit
description This thesis describes the VHDL behavioral model design of a DSP On Chip Emulation Unit. The prototype of this design is the OnCE port of the Motorola DSP56002. Capabilities of this On Chip Emulation Unit are accessible through four pins, which allows the user to step through a program, to set the breakpoint that stop program execution at a specific address, and to examine the contents of registers, memory, and pipeline information. The detailed design that includes input/output signals and sub blocks is presented in this thesis. The user will interact with the DSP through a GUI on the host computer via the RS232 port. An interface between the RS232 and On Chip Emulation Unit is therefore designed as well. The functionality is designed to be same as described by Motorola and it is verified by a test bench. The writing of the test bench, test sequence and results is presented also.
author Li, Qingsen
author_facet Li, Qingsen
author_sort Li, Qingsen
title A Synthesizable VHDL Behavioral Model of A DSP On Chip Emulation Unit
title_short A Synthesizable VHDL Behavioral Model of A DSP On Chip Emulation Unit
title_full A Synthesizable VHDL Behavioral Model of A DSP On Chip Emulation Unit
title_fullStr A Synthesizable VHDL Behavioral Model of A DSP On Chip Emulation Unit
title_full_unstemmed A Synthesizable VHDL Behavioral Model of A DSP On Chip Emulation Unit
title_sort synthesizable vhdl behavioral model of a dsp on chip emulation unit
publisher Linköpings universitet, Institutionen för systemteknik
publishDate 2003
url http://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-1723
work_keys_str_mv AT liqingsen asynthesizablevhdlbehavioralmodelofadsponchipemulationunit
AT liqingsen synthesizablevhdlbehavioralmodelofadsponchipemulationunit
_version_ 1716528613920079872