Interfacing a processor core in FPGA to an audio system
The thesis project consists on developing an interface for a Nios II processor integrated in a board of Altera (UP3- 2C35F672C6 Cyclone II). The main goal is show how the Nios II processor can interact with the other components of the board.The Quartus II software has been used to create to vhdl cod...
Main Author: | Mateos, José Ignacio |
---|---|
Format: | Others |
Language: | English |
Published: |
Linköpings universitet, Institutionen för systemteknik
2006
|
Subjects: | |
Online Access: | http://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-7191 |
Similar Items
-
Implementering av en mjuk CPU i FPGA
by: Nordmark, Daniel
Published: (2012) -
Handheld Navigation System Implementation on FPGA Board
by: Salman Ali, Thamer
Published: (2011) -
Design of professional audio interface available for electroacoustic testing system
by: Zhou Jinglei, et al.
Published: (2019-01-01) -
Konstruktion av radiokontrollerad klocka
by: Gustavsson, Anders
Published: (2012) -
GPS Time Reception Using Altera SOPC Builder and Nios II: Application in Train Positioning
by: Saeid Moslehpour, et al.
Published: (2012-03-01)