Orchestrating thread scheduling and cache management to improve memory system throughput in throughput processors
Throughput processors such as GPUs continue to provide higher peak arithmetic capability. Designing a high throughput memory system to keep the computational units busy is very challenging. Future throughput processors must continue to exploit data locality and utilize the on-chip and off-chip resou...
Main Author: | Li, Dong, active 21st century |
---|---|
Format: | Others |
Language: | en |
Published: |
2014
|
Subjects: | |
Online Access: | http://hdl.handle.net/2152/25098 |
Similar Items
-
Performance-efficient mechanisms for managing irregularity in throughput processors
by: Rhu, Minsoo
Published: (2014) -
Techniques for Shared Resource Management in Systems with Throughput Processors
by: Ausavarungnirun, Rachata
Published: (2017) -
Cryptoraptor : high throughput reconfigurable cryptographic processor for symmetric key encryption and cryptographic hash functions
by: Sayilar, Gokhan
Published: (2015) -
Architectures and limits of GPU-CPU heterogeneous systems
by: Wong, Henry Ting-Hei
Published: (2008) -
Architectures and limits of GPU-CPU heterogeneous systems
by: Wong, Henry Ting-Hei
Published: (2008)