A BIST circuit for random jitter measurement
Jitter is a dominant factor contributing to a high bit error rate (BER) in high speed I/O circuitry, and it aggravates the quality of a clock signal from a phase-locked loop (PLL), subsequently impacting a given timing budget. The recent proliferation of systems-on-a-chip (SoCs) with help of technol...
Main Author: | Lee, Jae Wook |
---|---|
Format: | Others |
Language: | English |
Published: |
2012
|
Subjects: | |
Online Access: | http://hdl.handle.net/2152/ETD-UT-2012-05-5513 |
Similar Items
Similar Items
-
A random jitter RMS measurement method using AND and OR operations
by: Lee, Jae Wook, 1972-
Published: (2010) -
On-Chip Phase Measurement Design Study in 65nm CMOS Technology
by: Haider, Daniyal
Published: (2015) -
Cointegration and Causality Relationship between BIST 100 and BIST Gold Indices(BİST 100 ve BİST Altın Endeksleri Arasındaki Eşbütünleşme ve Nedensellik İlişkisi)
by: Süleyman AÇIKALIN, et al.
Published: (2016-08-01) -
Döviz Kuru, Faiz Oranı ile BİST100 ve BİST Ulaştırma Endeksi Arasındaki İlişkinin Ampirik Analizi
by: Abdulkadir Alıcı
Published: (2021-06-01) -
Satellite Jitter Estimation and Validation Using Parallax Images
by: Jun Pan, et al.
Published: (2017-01-01)