High Temperature SiC Embedded Chip Module (ECM) with Double-sided Metallization Structure
The work reported in this dissertation is intended to propose, analyze and demonstrate a technology for a high temperature integrated power electronics module, for high temperature (e.g those over 200oC) applications involving high density and low stress. To achieve this goal, this study has examin...
Main Author: | |
---|---|
Other Authors: | |
Format: | Others |
Published: |
Virginia Tech
2014
|
Subjects: | |
Online Access: | http://hdl.handle.net/10919/30076 http://scholar.lib.vt.edu/theses/available/etd-12132005-165616/ |
id |
ndltd-VTETD-oai-vtechworks.lib.vt.edu-10919-30076 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-VTETD-oai-vtechworks.lib.vt.edu-10919-300762020-09-26T05:34:13Z High Temperature SiC Embedded Chip Module (ECM) with Double-sided Metallization Structure yin, jian Electrical and Computer Engineering van Wyk, Jacobus Daniel Scott, Elaine P. Lu, Guo-quan Odendaal, Willem Gerhardus Liang, Zhenxian High temperature 3-D thermal analysis integrated power electronics module electronic packaging thermo-mechanical analysis embedded chip module The work reported in this dissertation is intended to propose, analyze and demonstrate a technology for a high temperature integrated power electronics module, for high temperature (e.g those over 200oC) applications involving high density and low stress. To achieve this goal, this study has examined some existing packaging approaches, such as wire-bond interconnects and solder die-attach, flip-chip and pressure contacts. Based on the survey, a high temperature, multilayer 3-D packaging technology in the form of an Embedded Chip Module (ECM) is proposed to realize a lower stress distribution in a mechanically balanced structure with double-sided metallization layers and material CTE match in the structure. Thermal and thermo-mechanical analysis on an ECM is then used to demonstrate the benefits on the cooling system, and to study the material and structure for reducing the thermally induced mechanical stress. In the thermal analysis, the high temperature ECM shows the ability to handle a power density up to 284 W/in3 with a heat spreader only 2.1x2.1x0.2cm under forced convection. The study proves that the cooling system can be reduced by 76% by using a high temperature module in a room temperature environment. Furthermore, six proposed structures are compared using thermo-mechanical analysis, in order to obtain an optimal structure with a uniform low stress distribution. Since pure Mo cannot be electroplated, the low CTE metal Cr is proposed as the stress buffering material to be used in the flat metallization layers for a fully symmetrical ECM structure. Therefore, a chip area stress as low as 126MPa is attained. In the fabrication process, the high temperature material glass and a ceramic adhesive are applied as the insulating and sealing layers. Particularly, the Cr stress buffering layer is successfully electroplated in the high temperature ECM by means of the hard chrome plating process. The flat metallization layer is accomplished by using a combined structure with Cr and Cu metallization layers. The experimental evaluations, including the electrical and thermal characteristics of the ECM, have been part of in the study. The forward and reverse characteristics of the ECM are presented up to 250oC, indicating proper device functionality. The study on the reverse characteristics of the ECM indicates that the large leakage current at high temperature is not due to the package surrounding the chip, but chiefly caused by the Schottky junction and the chip passivation layer. Finally, steady-state and transient measurements are conducted in terms of the thermal measurements. The steady-state thermal measurement is used to demonstrate the cooling system reduction. To obtain the thermal parameters of the different layers in the high temperature ECM, the transient thermal measurement is applied to a single chip ECM based on the temperature cooling-down curve measurement. Ph. D. 2014-03-14T20:20:15Z 2014-03-14T20:20:15Z 2005-12-09 2005-12-13 2006-01-03 2006-01-03 Dissertation etd-12132005-165616 http://hdl.handle.net/10919/30076 http://scholar.lib.vt.edu/theses/available/etd-12132005-165616/ dissertation.pdf In Copyright http://rightsstatements.org/vocab/InC/1.0/ application/pdf Virginia Tech |
collection |
NDLTD |
format |
Others
|
sources |
NDLTD |
topic |
High temperature 3-D thermal analysis integrated power electronics module electronic packaging thermo-mechanical analysis embedded chip module |
spellingShingle |
High temperature 3-D thermal analysis integrated power electronics module electronic packaging thermo-mechanical analysis embedded chip module yin, jian High Temperature SiC Embedded Chip Module (ECM) with Double-sided Metallization Structure |
description |
The work reported in this dissertation is intended to propose, analyze and demonstrate a technology for a high temperature integrated power electronics module, for high temperature (e.g those over 200oC) applications involving high density and low stress.
To achieve this goal, this study has examined some existing packaging approaches, such as wire-bond interconnects and solder die-attach, flip-chip and pressure contacts. Based on the survey, a high temperature, multilayer 3-D packaging technology in the form of an Embedded Chip Module (ECM) is proposed to realize a lower stress distribution in a mechanically balanced structure with double-sided metallization layers and material CTE match in the structure.
Thermal and thermo-mechanical analysis on an ECM is then used to demonstrate the benefits on the cooling system, and to study the material and structure for reducing the thermally induced mechanical stress. In the thermal analysis, the high temperature ECM shows the ability to handle a power density up to 284 W/in3 with a heat spreader only 2.1x2.1x0.2cm under forced convection. The study proves that the cooling system can be reduced by 76% by using a high temperature module in a room temperature environment.
Furthermore, six proposed structures are compared using thermo-mechanical analysis, in order to obtain an optimal structure with a uniform low stress distribution. Since pure Mo cannot be electroplated, the low CTE metal Cr is proposed as the stress buffering material to be used in the flat metallization layers for a fully symmetrical ECM structure. Therefore, a chip area stress as low as 126MPa is attained.
In the fabrication process, the high temperature material glass and a ceramic adhesive are applied as the insulating and sealing layers. Particularly, the Cr stress buffering layer is successfully electroplated in the high temperature ECM by means of the hard chrome plating process. The flat metallization layer is accomplished by using a combined structure with Cr and Cu metallization layers.
The experimental evaluations, including the electrical and thermal characteristics of the ECM, have been part of in the study. The forward and reverse characteristics of the ECM are presented up to 250oC, indicating proper device functionality. The study on the reverse characteristics of the ECM indicates that the large leakage current at high temperature is not due to the package surrounding the chip, but chiefly caused by the Schottky junction and the chip passivation layer. Finally, steady-state and transient measurements are conducted in terms of the thermal measurements. The steady-state thermal measurement is used to demonstrate the cooling system reduction. To obtain the thermal parameters of the different layers in the high temperature ECM, the transient thermal measurement is applied to a single chip ECM based on the temperature cooling-down curve measurement. === Ph. D. |
author2 |
Electrical and Computer Engineering |
author_facet |
Electrical and Computer Engineering yin, jian |
author |
yin, jian |
author_sort |
yin, jian |
title |
High Temperature SiC Embedded Chip Module (ECM) with Double-sided Metallization Structure |
title_short |
High Temperature SiC Embedded Chip Module (ECM) with Double-sided Metallization Structure |
title_full |
High Temperature SiC Embedded Chip Module (ECM) with Double-sided Metallization Structure |
title_fullStr |
High Temperature SiC Embedded Chip Module (ECM) with Double-sided Metallization Structure |
title_full_unstemmed |
High Temperature SiC Embedded Chip Module (ECM) with Double-sided Metallization Structure |
title_sort |
high temperature sic embedded chip module (ecm) with double-sided metallization structure |
publisher |
Virginia Tech |
publishDate |
2014 |
url |
http://hdl.handle.net/10919/30076 http://scholar.lib.vt.edu/theses/available/etd-12132005-165616/ |
work_keys_str_mv |
AT yinjian hightemperaturesicembeddedchipmoduleecmwithdoublesidedmetallizationstructure |
_version_ |
1719341597222502400 |