Design of Low-Floor Quasi-Cyclic IRA Codes and Their FPGA Decoders
Low-density parity-check (LDPC) codes have been intensively studied in the past decade for their capacity-approaching performance. LDPC code implementation complexity and the error-rate floor are still two significant unsolved issues which prevent their application in some important communication sy...
Main Author: | Zhang, Yifei |
---|---|
Other Authors: | Ryan, William E. |
Language: | EN |
Published: |
The University of Arizona.
2007
|
Subjects: | |
Online Access: | http://hdl.handle.net/10150/195295 |
Similar Items
-
Memory Compact High-Speed QC-LDPC Decoder Based on FPGA
Published: (2019-06-01) -
On the Girth of Tanner (3, 13) Quasi-Cyclic LDPC Codes
by: Hengzhou Xu, et al.
Published: (2019-01-01) -
Tanner <italic><inline-formula> <tex-math notation="LaTeX">$(J,L)$ </tex-math></inline-formula></italic> Quasi-Cyclic LDPC Codes: Girth Analysis and Derived Codes
by: Hengzhou Xu, et al.
Published: (2019-01-01) -
High-Performance Decoder Architectures For Low-Density Parity-Check Codes
by: Zhang, Kai
Published: (2012) -
Error-Floors of the 802.3an LDPC Code for Noise Assisted Decoding
by: Tithi, Tasnuva Tarannum
Published: (2019)