Design of Low-Floor Quasi-Cyclic IRA Codes and Their FPGA Decoders

Low-density parity-check (LDPC) codes have been intensively studied in the past decade for their capacity-approaching performance. LDPC code implementation complexity and the error-rate floor are still two significant unsolved issues which prevent their application in some important communication sy...

Full description

Bibliographic Details
Main Author: Zhang, Yifei
Other Authors: Ryan, William E.
Language:EN
Published: The University of Arizona. 2007
Subjects:
Online Access:http://hdl.handle.net/10150/195295

Similar Items