Turbo decoder VLSI implementations for multi-standards wireless communication systems
This thesis presents high performance turbo decoder architecture for VLSI implementation in terms of area, power and critical path delay. A Max-Log-MAP (MLMAP) algorithm is used to implement the turbo decoder with sliding window (SW) method to reduce the latency. Low power and area efficient turbo d...
Main Author: | Han, Jong Hun |
---|---|
Published: |
University of Edinburgh
2006
|
Subjects: | |
Online Access: | http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.652056 |
Similar Items
-
Rapid prototyping of a fixed-complexity sphere decoder and its application to iterative decoding of turbo-MIMO systems
by: Barbero Liñan, Luis G.
Published: (2007) -
Turbo-based recievers for underwater communications
by: Shah, Chintan P.
Published: (2010) -
Adaptive rate turbo pun codes for wireless networks
by: Wadekar, Raju
Published: (2008) -
The implementation of turbo codes using DSP and FPGA
by: Yin, Chuanzhi
Published: (2005) -
Multi-service traffic modelling for wireless communication systems
by: Gemikonakli, Eser
Published: (2014)