Scheduling and Mapping of Conditional Task Graph for the Synthesis of Low Power Embedded Systems
A dynamic voltage scaling (DVS) technique for embedded systems expressed as conditional task graphs (CTGs) is described. The idea is to identify and exploit the available worst case slack time, taking into account the conditional behaviour of CTGs. Also the effect of combining a genetic algorithm ba...
Main Authors: | Wu, D. (Author), Al-Hashimi, B. M. (Author), Eles, P. (Author) |
---|---|
Format: | Article |
Language: | English |
Published: |
2003-09.
|
Subjects: | |
Online Access: | Get fulltext |
Similar Items
-
Iterative schedule optimisation for voltage scalable distributed embedded systems
by: Schmitz, Marcus T., et al.
Published: (2004) -
Co-Synthesis of Energy Efficient Multi-Mode Embedded Systems
by: Schmitz, Marcus T., et al.
Published: (2004) -
Co-Synthesis of Energy-Efficient Multi-Mode Embedded Systems with Consideration of Mode Execution Probabilities
by: Schmitz T., Marcus, et al.
Published: (2005) -
Synthesizing Energy-Efficient Embedded Systems with LOPOCOS
by: Schmitz, Marcus T, et al.
Published: (2002) -
The Hybrid Task Graph Scheduler
by: Blattner, Timothy
Published: (2017)